EEWORLDEEWORLDEEWORLD

Part Number

Search

A2F060M3C-1FGH256Y

Description
Field Programmable Gate Array, 1536 CLBs, 60000 Gates, CMOS, PBGA256, 1 MM PITCH, HALOGEN FREE, FBGA-256
CategoryProgrammable logic devices    Programmable logic   
File Size9MB,182 Pages
ManufacturerMicrosemi
Websitehttps://www.microsemi.com
Download Datasheet Parametric View All

A2F060M3C-1FGH256Y Overview

Field Programmable Gate Array, 1536 CLBs, 60000 Gates, CMOS, PBGA256, 1 MM PITCH, HALOGEN FREE, FBGA-256

A2F060M3C-1FGH256Y Parametric

Parameter NameAttribute value
MakerMicrosemi
package instructionLBGA,
Reach Compliance Codeunknown
JESD-30 codeS-PBGA-B256
length17 mm
Configurable number of logic blocks1536
Equivalent number of gates60000
Number of terminals256
Maximum operating temperature85 °C
Minimum operating temperature
organize1536 CLBS, 60000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeSQUARE
Package formGRID ARRAY, LOW PROFILE
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Maximum seat height1.7 mm
Maximum supply voltage1.575 V
Minimum supply voltage1.425 V
Nominal supply voltage1.5 V
surface mountYES
technologyCMOS
Temperature levelOTHER
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width17 mm
Base Number Matches1
Revision 7
SmartFusion Customizable System-on-Chip (cSoC)
Microcontroller Subsystem (MSS)
Hard 100 MHz 32-Bit ARM
®
Cortex™-M3
– 1.25 DMIPS/MHz Throughput from Zero Wait State
Memory
– Memory Protection Unit (MPU)
– Single Cycle Multiplication, Hardware Divide
– JTAG Debug (4 wires), Serial Wire Debug (SWD, 2
wires), and Single Wire Viewer (SWV) Interfaces
Internal Memory
– Embedded Nonvolatile Flash Memory (eNVM), 128
Kbytes to 512 Kbytes
– Embedded High-Speed SRAM (eSRAM), 16 Kbytes
to 64 Kbytes, Implemented in 2 Physical Blocks to
Enable Simultaneous Access from 2 Different
Masters
Multi-Layer AHB Communications Matrix
– Provides up to 16 Gbps of On-Chip Memory
Bandwidth,
1
Allowing Multi-Master Schemes
10/100 Ethernet MAC with RMII Interface
2
Programmable External Memory Controller, Which
Supports:
– Asynchronous Memories
– NOR Flash, SRAM, PSRAM
– Synchronous SRAMs
Two I
2
C Peripherals
Two 16550 Compatible UARTs
Two SPI Peripherals
Two 32-Bit Timers
32-Bit Watchdog Timer
8-Channel DMA Controller to Offload the Cortex-M3
from Data Transactions
Clock Sources
– 32 KHz to 20 MHz Main Oscillator
– Battery-Backed 32 KHz Low Power Oscillator with
Real-Time Counter (RTC)
– 100 MHz Embedded RC Oscillator; 1% Accurate
– Embedded Analog PLL with 4 Output Phases (0, 90,
180, 270)
Based on proven ProASIC
®
3 FPGA Fabric
Low Power, Firm-Error Immune 130-nm, 7-Layer Metal,
Flash-Based CMOS Process
Nonvolatile, Live at Power-Up, Retains Program When
Powered Off
350 MHz System Performance
Embedded SRAMs and FIFOs
– Variable Aspect Ratio 4,608-Bit SRAM Blocks
– x1, x2, x4, x9, and x18 Organizations
– True Dual-Port SRAM (excluding x18)
– Programmable Embedded FIFO Control Logic
Secure ISP with 128-Bit AES via JTAG
FlashLock
®
to Secure FPGA Contents
Five Clock Conditioning Circuits (CCCs) with up to 2
Integrated Analog PLLs
– Phase Shift, Multiply/Divide, and Delay Capabilities
– Frequency: Input 1.5–350 MHz, Output 0.75 to
350 MHz
Programmable Analog
Analog Front-End (AFE)
Up to Three 12-Bit SAR ADCs
– 500 Ksps in 12-Bit Mode
– 550 Ksps in 10-Bit Mode
– 600 Ksps in 8-Bit Mode
Internal 2.56 V Reference or Optional External
Reference
One First-Order
ΣΔ
DAC (sigma-delta) per ADC
– 12-Bit 500 Ksps Update Rate
Up to 5 High-Performance Analog Signal Conditioning
Blocks (SCB) per Device, Each Including:
– Two High-Voltage Bipolar Voltage Monitors (with 4
input ranges from ±2.5 V to –11.5/+14 V) with 1%
Accuracy
– High Gain Current Monitor, Differential Gain = 50, up
to 14 V Common Mode
– Temperature Monitor (Resolution = ¼°C in 12-Bit
Mode; Accurate from –55°C to 150°C)
Up to Ten High-Speed Voltage Comparators
(t
pd
= 15 ns)
Offloads Cortex-M3–Based MSS from Analog
Initialization and Processing of ADC, DAC, and SCBs
Sample Sequence Engine for ADC and DAC Parameter
Set-Up
Post-Processing Engine for Functions such as Low-
Pass Filtering and Linear Transformation
Easily Configured via GUI in Libero
®
Integrated Design
(IDE) Software
FPGA I/Os
– LVDS, PCI, PCI-X, up to 24 mA IOH/IOL
– Up to 350 MHz
MSS I/Os
– Schmitt Trigger, up to 6 mA IOH, 8 mA IOL
– Up to 180 MHz
Single 3.3 V Power Supply with On-Chip 1.5 V Regulator
External 1.5 V Is Allowed by Bypassing Regulator
(digital VCC = 1.5 V for FPGA and MSS, analog VCC =
3.3 V and 1.5 V)
Analog Compute Engine (ACE)
High-Performance FPGA
I/Os and Operating Voltage
1 Theoretical maximum
2 A2F200 and larger devices
August 2011
© 2011 Microsemi Corporation
I
(Share) How to use CCS5 to download and debug StarterWare routine code
How to use CCS5 to download and debug StarterWare example codes First, let me explain why you need to understand or learn StarterWare. I think the first point is that StarterWare contains a large numb...
chaiwq2003 DSP and ARM Processors
Four ways to teach you how to get along with your colleagues
If the relationship between colleagues is not handled well, it will sometimes affect work. A person's career development and achievements depend on the accumulation and harmony of interpersonal relati...
ESD技术咨询 Talking about work
Is there a problem with the TIM4 remapping function?
GPIO_PinRemapConfig(GPIO_Remap_TIM4, ENABLE); RCC_APB2PeriphClockCmd(RCC_APB2Periph_AFIO, ENABLE); No matter whether these two sentences are used or not, PB6-PB9 have signal output, but PD12-PD15 have...
ryudo stm32/stm8
TI DSP-Definition of various segments
In the cmd file, you can see various segments such as .text .cinit .const, etc., which are very different from the usual system that only has TEXT, DATA, BSS (or code, data, zi segments of arm system)...
Jacktang DSP and ARM Processors
ARM7 LPC2132 UART1 serial port 1 sending program problem, please help
[table=98%,rgb(255,255,255)] [tr][td]Hello everyone, I am a beginner, I am writing a program to send data through serial port 1, the program is as follows, I don't know why the program displays garble...
庄吉 ARM Technology
Altium Designer 10+ people collaborative design
It seems that no one has written such a document in China yet. I should be the first one (I can't find the relevant Chinese version of the environment setting instructions on the Internet). We all kno...
qin552011373 ADI Reference Circuit

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 267  1432  2316  594  453  6  29  47  12  10 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号