EEWORLDEEWORLDEEWORLD

Part Number

Search

5962-9958601QXC

Description
Field Programmable Gate Array, 2880 CLBs, 32000 Gates, CMOS, CQFP256, CERAMIC, QFP-256
CategoryProgrammable logic devices    Programmable logic   
File Size442KB,64 Pages
ManufacturerMicrosemi
Websitehttps://www.microsemi.com
Download Datasheet Parametric Compare View All

5962-9958601QXC Online Shopping

Suppliers Part Number Price MOQ In stock  
5962-9958601QXC - - View Buy Now

5962-9958601QXC Overview

Field Programmable Gate Array, 2880 CLBs, 32000 Gates, CMOS, CQFP256, CERAMIC, QFP-256

5962-9958601QXC Parametric

Parameter NameAttribute value
package instructionGQFF,
Reach Compliance Codeunknown
ECCN code3A001.A.2.C
Other featuresALSO OPERATES AT 5V SUPPLY
Combined latency of CLB-Max1 ns
JESD-30 codeS-CQFP-F256
JESD-609 codee4
length36 mm
Configurable number of logic blocks2880
Equivalent number of gates32000
Number of terminals256
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize2880 CLBS, 32000 GATES
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeGQFF
Package shapeSQUARE
Package formFLATPACK, GUARD RING
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusQualified
Filter levelMIL-PRF-38535 Class Q
Maximum seat height3.81 mm
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceGOLD
Terminal formFLAT
Terminal pitch0.5 mm
Terminal locationQUAD
width36 mm
Base Number Matches1
v3.2
SX Family FPGAs
u e
Leading Edge Performance
320 MHz Internal Performance
3.7 ns Clock-to-Out (Pin-to-Pin)
0.1 ns Input Setup
0.25 ns Clock Skew
Features
66 MHz PCI
CPLD and FPGA Integration
Single-Chip Solution
100% Resource Utilization with 100% Pin Locking
3.3 V and 5.0 V Operation with 5.0 V Input Tolerance
Very Low Power Consumption
Deterministic, User-Controllable Timing
Unique In-System Diagnostic and Debug Capability
with Silicon Explorer II
Boundary Scan Testing in Compliance with IEEE
Standard 1149.1 (JTAG)
Secure Programming Technology Prevents Reverse
Engineering and Design Theft
Specifications
12,000 to 48,000 System Gates
Up to 249 User-Programmable I/O Pins
Up to 1,080 Flip-Flops
0.35 µ CMOS
SX Product Profile
Device
Capacity
Typical Gates
System Gates
Logic Modules
Combinatorial Cells
Register Cells (Dedicated Flip-Flops)
Maximum User I/Os
Clocks
JTAG
PCI
Clock-to-Out
Input Setup (external)
Speed Grades
Temperature Grades
Packages (by pin count)
PLCC
PQFP
VQFP
TQFP
PBGA
FBGA
A54SX08
8,000
12,000
768
512
256
130
3
Yes
3.7 ns
0.8 ns
Std, –1, –2, –3
C, I, M
84
208
100
144, 176
144
A54SX16
16,000
24,000
1,452
924
528
175
3
Yes
3.9 ns
0.5 ns
Std, –1, –2, –3
C, I, M
208
100
176
A54SX16P
16,000
24,000
1,452
924
528
175
3
Yes
Yes
4.4 ns
0.5 ns
Std, –1, –2, –3
C, I, M
208
100
144, 176
A54SX32
32,000
48,000
2,880
1,800
1,080
249
3
Yes
4.6 ns
0.1 ns
Std, –1, –2, –3
C, I, M
208
144, 176
313, 329
June 2006
© 2006 Actel Corporation
i
See the Actel website for the latest version of the datasheet.

5962-9958601QXC Related Products

5962-9958601QXC 5962-9958602QXC 5962-9958602QYC 5962-9956904QYC
Description Field Programmable Gate Array, 2880 CLBs, 32000 Gates, CMOS, CQFP256, CERAMIC, QFP-256 Field Programmable Gate Array, 2880 CLBs, 32000 Gates, CMOS, CQFP256, CERAMIC, QFP-256 Field Programmable Gate Array, 2880 CLBs, 32000 Gates, CMOS, CQFP208, CERAMIC, QFP-208 Field Programmable Gate Array, 1452 CLBs, 16000 Gates, CMOS, CQFP208, CERAMIC, QFP-208
package instruction GQFF, GQFF, GQFF, GQFF,
Reach Compliance Code unknown unknown compliant unknown
ECCN code 3A001.A.2.C 3A001.A.2.C 3A001.A.2.C 3A001.A.2.C
Other features ALSO OPERATES AT 5V SUPPLY ALSO OPERATES AT 5V SUPPLY ALSO OPERATES AT 5V SUPPLY ALSO REQUIRES 5V SUPPLY
JESD-30 code S-CQFP-F256 S-CQFP-F256 S-CQFP-F208 S-CQFP-F208
JESD-609 code e4 e4 e4 e4
length 36 mm 36 mm 29.21 mm 29.21 mm
Configurable number of logic blocks 2880 2880 2880 1452
Equivalent number of gates 32000 32000 32000 16000
Number of terminals 256 256 208 208
Maximum operating temperature 125 °C 125 °C 125 °C 125 °C
Minimum operating temperature -55 °C -55 °C -55 °C -55 °C
organize 2880 CLBS, 32000 GATES 2880 CLBS, 32000 GATES 2880 CLBS, 32000 GATES 1452 CLBS, 16000 GATES
Package body material CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED
encapsulated code GQFF GQFF GQFF GQFF
Package shape SQUARE SQUARE SQUARE SQUARE
Package form FLATPACK, GUARD RING FLATPACK, GUARD RING FLATPACK, GUARD RING FLATPACK, GUARD RING
Programmable logic type FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY
Certification status Qualified Qualified Qualified Qualified
Filter level MIL-PRF-38535 Class Q MIL-PRF-38535 Class Q MIL-PRF-38535 Class Q MIL-PRF-38535 Class Q
Maximum seat height 3.81 mm 3.81 mm 3.16 mm 3.16 mm
Maximum supply voltage 3.6 V 3.6 V 3.6 V 3.63 V
Minimum supply voltage 3 V 3 V 3 V 2.97 V
Nominal supply voltage 3.3 V 3.3 V 3.3 V 3.3 V
surface mount YES YES YES YES
technology CMOS CMOS CMOS CMOS
Temperature level MILITARY MILITARY MILITARY MILITARY
Terminal surface GOLD GOLD GOLD GOLD
Terminal form FLAT FLAT FLAT FLAT
Terminal pitch 0.5 mm 0.5 mm 0.5 mm 0.5 mm
Terminal location QUAD QUAD QUAD QUAD
width 36 mm 36 mm 29.21 mm 29.21 mm
Base Number Matches 1 1 1 1
Combined latency of CLB-Max 1 ns 0.9 ns 0.9 ns -

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 411  1713  1890  580  2125  9  35  39  12  43 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号