EEWORLDEEWORLDEEWORLD

Part Number

Search

89HPES12NT3ZBBCGI

Description
CABGA-324, Tray
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size831KB,30 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric Compare View All

89HPES12NT3ZBBCGI Online Shopping

Suppliers Part Number Price MOQ In stock  
89HPES12NT3ZBBCGI - - View Buy Now

89HPES12NT3ZBBCGI Overview

CABGA-324, Tray

89HPES12NT3ZBBCGI Parametric

Parameter NameAttribute value
Brand NameIntegrated Device Technology
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerIDT (Integrated Device Technology)
Parts packaging codeCABGA
package instructionCABGA-324
Contacts324
Manufacturer packaging codeBCG324
Reach Compliance Codecompliant
ECCN codeEAR99
Samacsys DescriptionCHIP ARRAY BGA 19X19MM X 1.00MM PITCH
Address bus width
Bus compatibilityPCI
maximum clock frequency125 MHz
External data bus width
JESD-30 codeS-PBGA-B324
JESD-609 codee1
length19 mm
Humidity sensitivity level3
Number of terminals324
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Encapsulate equivalent codeBGA324,18X18,40
Package shapeSQUARE
Package formGRID ARRAY, LOW PROFILE
Peak Reflow Temperature (Celsius)260
power supply1,3.3 V
Certification statusNot Qualified
Maximum seat height1.5 mm
Maximum supply voltage1.1 V
Minimum supply voltage0.9 V
Nominal supply voltage1 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Silver/Copper (Sn/Ag/Cu)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width19 mm
uPs/uCs/peripheral integrated circuit typeBUS CONTROLLER, PCI
Base Number Matches1
12-lane 3-Port Non-Transparent
PCI Express® Switch
®
89HPES12NT3
Data Sheet
Device Overview
The 89HPES12NT3 is a member of the IDT PRECISE™ family of
PCI Express® switching solutions offering the next-generation I/O inter-
connect standard. The PES12NT3 is a 12-lane, 3-port peripheral chip
that performs PCI Express Base switching with a feature set optimized
for high performance applications such as servers, storage, and commu-
nications/networking. It provides high-performance I/O connectivity and
switching functions between a PCIe® upstream port, a transparent
downstream port, and a non-transparent downstream port.
With non-transparent bridging (NTB) functionality, the PES12NT3
can be used standalone or as a chipset with IDT PCIe System Intercon-
nect Switches in multi-host and intelligent I/O applications such as
communications, storage, and blade servers where inter-domain
communication is required.
Features
High Performance PCI Express Switch
Twelve PCI Express lanes (2.5Gbps), three switch ports
Delivers 48 Gbps (6 GBps) of aggregate switching capacity
Low latency cut-through switch architecture
Support for Max Payload size up to 2048 bytes
Supports one virtual channel and eight traffic classes
PCI Express Base specification Revision 1.0a compliant
Flexible Architecture with Numerous Configuration Options
Port arbitration schemes utilizing round robin
Supports automatic per port link width negotiation (x4, x2, or
x1)
Static lane reversal on all ports
Automatic polarity inversion on all lanes
Supports locked transactions, allowing use with legacy soft-
ware
Ability to load device configuration from serial EEPROM
Ability to control device via SMBus
Non-Transparent Port
Crosslink support on NTB port
Four mapping windows supported
Each may be configured as a 32-bit memory or I/O window
May be paired to form a 64-bit memory window
Interprocessor communication
Thirty-two inbound and outbound doorbells
Four inbound and outbound message registers
Two shared scratchpad registers
Allows up to sixteen masters to communicate through the non-
transparent port
No limit on the number of supported outstanding transactions
through the non-transparent bridge
Completely symmetric non-transparent bridge operation
allows similar/same configuration software to be run
Supports direct connection to a transparent or non-transparent
port of another switch
Block Diagram
3-Port Switch Core
Frame Buffer
Route Table
Port
Arbitration
Scheduler
Transaction Layer
Data Link Layer
Transaction Layer
Data Link Layer
Transaction Layer
Data Link Layer
Non-
Transparent
Bridge
Multiplexer / Demultiplexer
Phy
Logical
Layer
Phy
Logical
Layer
Phy
Logical
Layer
Multiplexer / Demultiplexer
Phy
Logical
Layer
Phy
Logical
Layer
Phy
Logical
Layer
Multiplexer / Demultiplexer
Phy
Logical
Layer
Phy
Logical
Layer
Phy
Logical
Layer
...
...
...
SerDes
SerDes
SerDes
SerDes
SerDes
SerDes
SerDes
SerDes
SerDes
12 PCI Express Lanes
x4 Upstream Port and Two x4 Downstream Ports
Figure 1 Internal Block Diagram
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
Inc.
1 of 29
February 19, 2009
DSC 6929

89HPES12NT3ZBBCGI Related Products

89HPES12NT3ZBBCGI 89HPES12NT3ZBBCG8 89HPES12NT3ZBBCI 89HPES12NT3ZBBC8
Description CABGA-324, Tray CABGA-324, Reel CABGA-324, Tray CABGA-324, Reel
Brand Name Integrated Device Technology Integrated Device Technology Integrated Device Technology Integrated Device Technology
Is it lead-free? Lead free Lead free Contains lead Contains lead
Is it Rohs certified? conform to conform to incompatible incompatible
Maker IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
Parts packaging code CABGA CABGA CABGA CABGA
package instruction CABGA-324 CABGA-324 CABGA-324 CABGA-324
Contacts 324 324 324 324
Manufacturer packaging code BCG324 BCG324 BC324 BC324
Reach Compliance Code compliant compliant not_compliant not_compliant
ECCN code EAR99 EAR99 EAR99 EAR99
Bus compatibility PCI PCI; SMBUS PCI PCI; SMBUS
maximum clock frequency 125 MHz 125 MHz 125 MHz 125 MHz
JESD-30 code S-PBGA-B324 S-PBGA-B324 S-PBGA-B324 S-PBGA-B324
JESD-609 code e1 e1 e0 e0
length 19 mm 19 mm 19 mm 19 mm
Humidity sensitivity level 3 3 3 3
Number of terminals 324 324 324 324
Maximum operating temperature 85 °C 70 °C 85 °C 70 °C
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code LBGA LBGA LBGA LBGA
Encapsulate equivalent code BGA324,18X18,40 BGA324,18X18,40 BGA324,18X18,40 BGA324,18X18,40
Package shape SQUARE SQUARE SQUARE SQUARE
Package form GRID ARRAY, LOW PROFILE GRID ARRAY, LOW PROFILE GRID ARRAY, LOW PROFILE GRID ARRAY, LOW PROFILE
Peak Reflow Temperature (Celsius) 260 260 225 225
power supply 1,3.3 V 1,3.3 V 1,3.3 V 1,3.3 V
Certification status Not Qualified Not Qualified Not Qualified Not Qualified
Maximum seat height 1.5 mm 1.5 mm 1.5 mm 1.5 mm
Maximum supply voltage 1.1 V 1.1 V 1.1 V 1.1 V
Minimum supply voltage 0.9 V 0.9 V 0.9 V 0.9 V
Nominal supply voltage 1 V 1 V 1 V 1 V
surface mount YES YES YES YES
technology CMOS CMOS CMOS CMOS
Temperature level INDUSTRIAL COMMERCIAL INDUSTRIAL COMMERCIAL
Terminal surface Tin/Silver/Copper (Sn/Ag/Cu) Tin/Silver/Copper (Sn/Ag/Cu) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37)
Terminal form BALL BALL BALL BALL
Terminal pitch 1 mm 1 mm 1 mm 1 mm
Terminal location BOTTOM BOTTOM BOTTOM BOTTOM
Maximum time at peak reflow temperature 30 NOT SPECIFIED 20 NOT SPECIFIED
width 19 mm 19 mm 19 mm 19 mm
uPs/uCs/peripheral integrated circuit type BUS CONTROLLER, PCI BUS CONTROLLER, PCI BUS CONTROLLER, PCI BUS CONTROLLER, PCI
Base Number Matches 1 1 1 1
【Silicon Labs Development Kit Review 03】+IO/Uart Usage
[i=s]This post was last edited by jone5 on 2021-7-26 00:34[/i]Uart usageI have not yet analyzed the clock tree in depth, but only used Uart and Io. The usage experience of SimplicityStudio-5 is simila...
jone5 Development Kits Review Area
Detailed explanation of "via" and its usage
[align=left][font=宋体][size=3] Via is one of the important components of multi-layer PCB. The cost of drilling holes usually accounts for 30% to 40% of the cost of PCB board manufacturing. Simply put, ...
dmy013 PCB Design
Can someone explain this circuit to me?
Can anyone help me explain this circuit? I want to reduce 24V to 5V. How should I choose the diode?...
曹伟1993 LED Zone
Is the address marked in red correct? Please explain it in detail.
ADC2->CR2 = 0x08; //Data right alignment ADC2->TDRH=[color=#ff0000]0x20[/color]; //AIN13 disables Schmitt trigger ADC2->CR1 |= 0X01;...
KCP stm32/stm8
Question about form loading time
I wrote a form (started by default) with a progress bar on it. I want to achieve the following effect: when the form is fully displayed, execute the background program update. Currently, I wrote the u...
zzztttsss Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1702  2430  2338  1393  1936  35  49  48  29  39 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号