EEWORLDEEWORLDEEWORLD

Part Number

Search

5962H9215303VTA

Description
Standard SRAM, 32KX8, 40ns, CMOS, FP-36
Categorystorage    storage   
File Size144KB,15 Pages
ManufacturerCobham Semiconductor Solutions
Download Datasheet Parametric View All

5962H9215303VTA Overview

Standard SRAM, 32KX8, 40ns, CMOS, FP-36

5962H9215303VTA Parametric

Parameter NameAttribute value
Parts packaging codeDFP
package instructionDFP,
Contacts36
Reach Compliance Codeunknown
ECCN code3A001.A.1.A
Maximum access time40 ns
JESD-30 codeR-XDFP-F36
JESD-609 codee0
length25.4 mm
memory density262144 bit
Memory IC TypeSTANDARD SRAM
memory width8
Number of functions1
Number of terminals36
word count32768 words
character code32000
Operating modeASYNCHRONOUS
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize32KX8
Package body materialUNSPECIFIED
encapsulated codeDFP
Package shapeRECTANGULAR
Package formFLATPACK
Parallel/SerialPARALLEL
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class V
Maximum seat height3.3 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTIN LEAD
Terminal formFLAT
Terminal pitch1.27 mm
Terminal locationDUAL
total dose1M Rad(Si) V
width17.78 mm
Base Number Matches1
Military Standard Products
UT7156 Radiation-Hardened 32K x 8 SRAM
Advanced Data Sheet
March 1997
FEATURES
40ns, 55ns, and 70ns maximum address access time
Asynchronous operation for compatibility with industry-
standard 32K x 8 SRAM
CMOS compatible inputs/outputs
Three-state bidirectional data bus
Low operating and standby current
Radiation-hardened process and design; total dose irradiation
testing to MIL-STD-883 Method 1019
- Total-dose: 1.0E6 rads(Si)
- Error Rate: 1.0E-10 errors/bit-day
- Latchup immune
QML Q and V compliant part
Packaging options:
- 36-pin 50-mil center flatpack (0.7 x 1.0)
- 28-pin 100-mil center DIP (0.600 x 1.4)
5-volt operation
Standard Microcircuit Drawing available 5962-92153
INTRODUCTION
The UT7156 SRAM is a high performance, asynchronous,
radiation-hardened, 32K x 8 random access memory
conforming to industry-standard fit, form, and function. The
UT7156 SRAM features fully static operation requiring no
external clocks or timing strobes. Implemented using an
advanced radiation-hardened process and a device enable/
disable function the UT7156 is a high performance, power-
saving SRAM. The combination of radiation-hardness, fast
access time, and low power consumption make UT7156
ideal for high-speed systems designed for operation in
radiation environments.
INPUT
DRIVER
TOP/BOTTOM
DECODER
A(14:0)
INPUT
DRIVERS
BLOCK
DECODER
INPUT
DRIVERS
ROW
DECODER
MEMORY
ARRAY
INPUT
DRIVERS
COLUMN
DECODER
COLUMN
I/O
DATA
WRITE
CIRCUIT
DATA
READ
CIRCUIT
INPUT
DRIVERS
DQ(7:0)
E1
E2
G
W
CHIP ENABLE
OUTPUT
DRIVERS
OUTPUT ENABLE
WRITE ENABLE
Figure 1. SRAM Functional Block Diagram
Share a private type definition (first time seeing it)
PACKAGE definition in VHDL: package n_bit_int is --- User defined typesubtype bit15 is integer -2**14 to 2**14-1;---(-2^14 to 2^14-1) end n_bit_int;Using the above statement, the recursive formula for...
eeleader FPGA/CPLD
Antenna Basics - Huawei
Base station antenna half-power beamwidthBase station antenna downtilt adjustment: mechanical adjustment and electrical adjustment...
btty038 RF/Wirelessly
Toshiba Photo Relay TLP3547 Review - Switching Frequency Test 2
Last time, I said that the greater the switching frequency, the slower the response speed. After measuring, I found that this was not the case. It was just because the oscilloscope directly observed t...
lehuijie Toshiba Photorelays TLP3547 Review
【Low Power】Low Power Implementation Methods for FPGA Applications in Portable Products
The advent of 90nm and 65nm semiconductor process nodes has enabled the emergence of low-power, small-size, and highly integrated medical devices. The main challenge for medical device manufacturers i...
hangsky FPGA/CPLD
Upp communication between FPGA and DSP
Has anyone used UPP communication between FPGA and DSP? How does it work in FPGA?...
constant FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 375  367  2770  847  1449  8  56  18  30  41 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号