EEWORLDEEWORLDEEWORLD

Part Number

Search

CY7C1485V33-250AC

Description
2M x 36/4M x 18 Pipelined DCD SRAM
File Size505KB,29 Pages
ManufacturerCypress Semiconductor
Download Datasheet Compare View All

CY7C1485V33-250AC Overview

2M x 36/4M x 18 Pipelined DCD SRAM

PRELIMINARY
CY7C1484V33
CY7C1485V33
2M x 36/4M x 18 Pipelined DCD SRAM
Features
Fast clock speed: 250, 200, and 167 MHz
Provide high-performance 3-1-1-1 access rate
Fast access time: 2.6, 3.0, and 3.4 ns
Optimal for depth expansion
Single 3.3V –5% and +5% power supply V
DD
Separate V
DDQ
for 3.3V or 2.5V
Common data inputs and data outputs
Byte Write Enable and Global Write control
Chip enable for address pipeline
Address, data, and control registers
Internally self-timed Write Cycle
Burst control pins (interleaved or linear burst
sequence)
Automatic power-down for portable applications
High-density, high-speed packages
JTAG boundary scan for BGA packaging version
Available in 119-ball bump BGA and 100-pin TQFP
packages (CY7C1484V33 and CY7C1485V33).
165-ball FBGA will be offered on an opportunity basis.
(Please contact Cypress sales or marketing)
internal burst operation. All synchronous inputs are gated by
registers controlled by a positive-edge-triggered Clock Input
(CLK). The synchronous inputs include all addresses, all data
inputs, address-pipelining Chip Enable (CE), burst control
inputs (ADSC, ADSP, and ADV), write enables (BW
a
, BW
b
,
BW
c
, BW
d
, and BWE), and Global Write (GW).
Asynchronous inputs include the Output Enable (OE) and
burst mode control (MODE). The data (DQx) and the data
parity (DPx) outputs, enabled by OE, are also asynchronous.
DQa,b,c,d and DPa,b,c,d apply to CY7C1484V33 and DQa,b
and DPa,b apply to CY7C1485V33. a, b, c, and d each are
eight bits wide in the case of DQ and one bit wide in the case
of DP.
Addresses and chip enables are registered with either
Address Status Processor (ADSP) or Address Status
Controller (ADSC) input pins. Subsequent burst addresses
can be internally generated as controlled by the Burst Advance
Pin (ADV).
Address, data inputs, and write controls are registered on-chip
to initiate self-timed Write cycle. Write cycles can be one to
four bytes wide as controlled by the write control inputs.
Individual byte write allows individual byte to be written. BW
a
controls DQa and DPa. BW
b
controls DQb and DPb. BW
c
controls DQc and DPd. BW
d
controls DQ and DPd. BW
a
, BW
b
,
BW
c
, BW
d
can be active only with BWE being LOW. GW being
LOW causes all bytes to be written. Write pass-through
capability allows written data available at the output for the
immediately next Read cycle. This device also incorporates
pipelined enable circuit for easy depth expansion without
penalizing system performance.
The CY7C1484V33/CY7C1485V33 are both double-cycle
deselect parts.All inputs and outputs of the CY7C1484V33,
CY7C1485V33 are JEDEC standard JESD8-5-compatible.
Functional Description
The Cypress Synchronous Burst SRAM family employs
high-speed, low-power CMOS designs using advanced
single-layer polysilicon, triple-layer metal technology. Each
memory cell consists of six transistors.
The CY7C1484V33 and CY7C1485V33 SRAMs integrate
2,097,152 × 36/4,194,304 × 18 SRAM cells with advanced
synchronous peripheral circuitry and a two-bit counter for
Selection Guide
CY7C1484V33-
250
CY7C1485V33-
250
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
Shaded areas contain advance information.
CY7C1484V33-
200
CY7C1485V33-
200
3.0
TBD
TBD
CY7C1484V33-
167
CY7C1485V33-
167
3.4
TBD
TBD
Unit
ns
mA
mA
2.6
TBD
TBD
Cypress Semiconductor Corporation
Document #: 38-05285 Rev. *A
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised January 18, 2003

CY7C1485V33-250AC Related Products

CY7C1485V33-250AC CY7C1485V33-167AC CY7C1485V33-200BGC CY7C1485V33-250BGC
Description 2M x 36/4M x 18 Pipelined DCD SRAM 2M x 36/4M x 18 Pipelined DCD SRAM 2M x 36/4M x 18 Pipelined DCD SRAM 2M x 36/4M x 18 Pipelined DCD SRAM
EEWORLD University Hall----Live Replay: TE explains the design trends of smart antennas and sensor application cases in the Internet of Things
Live replay: TE explains the design trends of smart antennas and sensor application cases in the Internet of Things : https://training.eeworld.com.cn/course/5953...
hi5 Integrated technical exchanges
Vernacular ECL
What's going on? ? ? ? [/color][/size] [size=4][color=#ff0000] [/color][/size] [color=#ff00][size=4]MOST bus: Yes, I am very fragile, [/size][/color] [size=4][color=#ff0000]Why? : It's a ring connecti...
5525 Automotive Electronics
Practical electronic scale solution
Practical electronic scale solution...
小虾米gg Embedded System
ADUM1301 and ADUM5400 get hot rapidly
Hello everyone, I am now using ADUM1301 and ADUM5400, and found that they heat up rapidly after power is turned on. I have read the manual and checked the circuit, but I don’t know what the problem is...
lcgvlcg Analog electronics
SPI continuous clock problem of TMS570LS0714
Can the SPI of TMS570LS0714 be configured in continuous mode? That is, after the configuration is completed, the SPICLK pin always has a clock output?...
阿博abc TI Technology Forum
This is how the wife tricks her husband into saying something
The company sent me to Hangzhou on a business trip. As soon as I checked into the hotel, I received a call from my wife: "Honey, something bad has happened. A few thieves broke into our neighborhood t...
simonprince Talking

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 18  1919  472  617  1079  1  39  10  13  22 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号