EEWORLDEEWORLDEEWORLD

Part Number

Search

AIC-43C97M/C

Description
Automated, High-performance, Integrated, SCSI Protocol Controller designed for SCSI-2/SCSI-3 embedded peripheral applications
File Size133KB,5 Pages
ManufacturerSTMicroelectronics
Websitehttp://www.st.com/
Download Datasheet Compare View All

AIC-43C97M/C Overview

Automated, High-performance, Integrated, SCSI Protocol Controller designed for SCSI-2/SCSI-3 embedded peripheral applications

AIC-43C97
Automated, High-performance, Integrated, SCSI Protocol Controller
designed for SCSI-2/SCSI-3 embedded peripheral applications
DATA BRIEF
1
SCSI Host Interface Block
Dual Mode Ultra-2 I/O supporting Low
Voltage Differential (LVD) and Single
Ended SCSI Interfaces
– Ultra-2 (80 MB/s wide, 40 MB/s narrow) and
slower with LVD
– Ultra (40 MB/s wide, 20 MB/s narrow) and
slower with Single Ended
Supports Target and Initiator Modes
Programmable SCSI Sequencer for Target
Mode
– Automatic Command receipt with messages
– Automatic Disconnect and Reconnect
– Automatic Message
– Automatic Status
– Automatic parsing of frequently used SCSI
commands
– Reduced Microprocessor Overhead
– Auto Write & Auto Match operations
– Two active contexts to support command ex-
ecution pipelining or overlapping
Two 16-byte SCSI Control FIFO’s
128-byte SCSI Data FIFO
Block or byte-based transfer counter
Odd-byte transfer support in byte mode
Stores configuration information for up to three
SCSI devices
Supports automatic SCAM selection and SCAM
transfer cycles
Selectable REQ/ACK noise Filtering
Figure 1. Package
TQFP144
Table 1. Order Codes
Part Number
AIC-43C97M/C
Package
TQFP144
3
Microcontroller Interface Block
Selectable µP Style and Bus Mode
– Multiplexed or non-multiplexed
– Selectable strobing style (*RD & *WR, or E/
*DS & R/*W)
– 16-bit or 8-bit data (8-bit data only in non-mul-
tiplexed mode)
– Programmable CS and INT polarities
Supports wide variety of MPUs
– Intel 80C196xx
– Motorola 68HC11 & 68HC16
– NEC V852
– Hitachi SH-1 7034 & H8 3002
– Intel 80C186
4
Buffer Manager and Buffer RAM
8KB RAM for buffering data and speed
matching between and Host DMA ports
Concurrent Buffer RAM access by Host and
DMA ports
MPU access of Buffer RAM when DMA port is
disabled
Parity protection on buffer data
Block or Byte based data flow control between
Host and DMA ports
2
DMA Interface Block
“ATA DMA Master/Slave” mode:
– Supports 8/16-bit transfers with programma-
ble speeds up to 40 MB/s in 16-bit mode
“SCSI DMA” mode:
– Supports 8/16-bit transfers with programma-
ble speeds up to 100 MB/s in 16-bit asynchro-
nous/synchronous mode
“Generic” mode:
– Supports 8/16-bit transfers with programma-
ble speeds up to 40 MB/s in 16-bit mode
5
Frequency Synthesizer
960 MHz PLL for high resolution on selections
of HIFCLK and DIFCLK
December 2004
This is preliminary information on a new product now in development. Details are subject to change without notice.
Rev. 1
1/5

AIC-43C97M/C Related Products

AIC-43C97M/C AIC-43C97
Description Automated, High-performance, Integrated, SCSI Protocol Controller designed for SCSI-2/SCSI-3 embedded peripheral applications Automated, High-performance, Integrated, SCSI Protocol Controller designed for SCSI-2/SCSI-3 embedded peripheral applications
Do timers T0 and T1 work independently?
/*******************************************************************/ /* Use two timers to control the buzzer sound at the same time, timer 0 controls the frequency, timer 1 controls the duration of t...
xywust 51mcu
[Awards Ceremony] The awards ceremony for the August Classic Circuits event is here! ! !
Through the circuit collection activity that lasted for nearly a month, we really dug out a lot of treasures from many forum members. I hope that these treasures shared by the forum members can bring ...
EEWORLD社区 Analogue and Mixed Signal
High-speed PCB design: source synchronous clock system (Part 2)
[color=black]As mentioned above, dynamic offset has a greater impact on source synchronous timing systems that use deskewing technology. Here we focus on discussing these dynamic offsets. [/color] [co...
wstt PCB Design
catkin_make does not compile all packages
I have done a lot of operations before. At some point, I executed catkin_make under catkin_ws. I did not compile the workspace. It was done. BUILD_SHARED_LIBS is on. Many packages should be scanned la...
ienglgge Embedded System
[Zero-knowledge ESP8266 tutorial] Quick start 22 Re-exploration of OLED module
Quote:After making the world clock, we have to return to our original intention. We found that, like the previous electronic works, the extended use of OLED modules will use different related software...
roc2 stm32/stm8

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2058  2315  2408  785  118  42  47  49  16  3 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号