EEWORLDEEWORLDEEWORLD

Part Number

Search

3GV62B-30M-FREQ

Description
LVCMOS Output Clock Oscillator, 50.01MHz Min, 200MHz Max, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size112KB,1 Pages
ManufacturerEuroquartz
Websitehttp://www.euroquartz.co.uk/
Environmental Compliance
Download Datasheet Parametric View All

3GV62B-30M-FREQ Overview

LVCMOS Output Clock Oscillator, 50.01MHz Min, 200MHz Max, ROHS COMPLIANT, SMD, 6 PIN

3GV62B-30M-FREQ Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
Reach Compliance Codecompliant
Other featuresTRI-STATE; ENABLE/DISABLE FUNCTION
Maximum control voltage1.85 V
Minimum control voltage1.45 V
maximum descent time1.2 ns
Frequency Adjustment - MechanicalNO
Frequency offset/pull rate30 ppm
frequency stability50%
linearity10%
Installation featuresSURFACE MOUNT
Maximum operating frequency200 MHz
Minimum operating frequency50.01 MHz
Maximum operating temperature70 °C
Minimum operating temperature
Oscillator typeLVCMOS
Output load15 pF
physical size11.4mm x 9.6mm x 2.5mm
longest rise time1.2 ns
Maximum supply voltage3.465 V
Minimum supply voltage3.135 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Base Number Matches1
EURO
QUARTZ
CMOS SMD 11.4 x 9.6 x 2.5mm, 6 pad
Frequency range 50.01MHz to 200MHz
LVCMOS Output
Supply Voltage 3.3 VDC
High Q fundamental mode crystal
Low jitter multiplier circuit
Low unit cost
OUTLINE & DIMENSIONS
DESCRIPTION
GV62 VCXOs, are packaged in an industry-standard, 6 pad, 11.4mm
x 9.6mm x 2.5mm SMD package. The VCXO incorporates a high Q
fundamental mode crystal and a low jitter multiplier circuit.
SPECIFICATION
Frequency Range:
Supply Voltage:
Output Logic:
Integrated Phase Jitter:
Period Jitter RMS:
Period Jitter Peak to peak:
Phase Noise:
Initial Frequency Accuracy:
Output Voltage HIGH (1):
Output Voltage LOW (0):
Pulling Range:
Temperature Stability:
Output Load:
Start-up Time:
Duty Cycle:
Rise/Fall Times:
Current Consumption:
Linearity:
Modulation Bandwidth:
Input Impedance:
Slope Polarity:
(Transfer function)
GV62 VCXO
50.1MHz ~ 200.0MHz
Storage Temperature:
Ageing:
Enable/Disable (Tristate):
RoHS Status:
50.01MHz to 200.0MHz
3.3 VDC ±5%
LVCMOS
2.3ps typical, 4.0ps maximum
(for 155.250MHz)
4.0ps typical (for 155.250MHz)
27.0ps typical (for 155.250MHz)
See table below
Tune to the nominal frequency
with Vc= 1.65 ±0.2VDC
90% Vdd minimum
10% Vdd maximum
From ±30ppm to ±150ppm
See table
15pF
10ms maximum, 5ms typical
50% ±5% measured at 50% Vdd
1.2ns typical (15pF load)
25mA maximum (15pF load)
10% maximum, 6% typical
25kHz minimum
2 MW minimum
Monotonic and Positive. (An
increase of control voltage
always increases output
frequency.)
-50° to +100°C
±5ppm per year maximum
Pads 2 or 5, Enable high or 70%
Vdd min applied to Tri-state pad
to enable output.
30% Vdd max. to disable output
(high impedance)
Fully compliant
PHASE NOISE
Offset
10Hz
100Hz
1kHz
10kHz
100kHz
1MHz
10MHz
Frequency 155.25MHz
-65dBc/Hz
-95dBc/Hz
-120dBc/Hz
-128dBc/Hz
-122dBc/Hz
-120dBc/Hz
-140dBc/Hz
FREQUENCY STABILITY
Stability Code Stability ±ppm Temp. Range
A
25
0°~+70°C
B
50
0°~+70°C
C
100
0°~+70°C
D
25
-40°~+85°C
E
50
-40°~+85°C
F
100
-40°~+85°C
If non-standard frequency stability is required
Use ‘I’ followed by stability, i.e. I20 for ±20ppm
PART NUMBER SCHEDULE
Example:
3GV62B-80N-155.25
Supply Voltage
3 = +3.3V
Series Designator
GV62
Stability over
temperature range (See
table)
Pullability in ±ppm
Pullability determinator
N = minimum
M = maximum
T = Typical
Frequency in MHz
EUROQUARTZ LIMITED Blacknell Lane CREWKERNE Somerset UK TA18 7HE
Tel: +44 (0)1460 230000 Fax: +44 (0)1460 230001 info@euroquartz.co.uk www.euroquartz.co.uk
How to Achieve Timing Closure in Complex FPGA Designs
[color=#333333][font=Arial]"Whack a Mole" is an old (before the electronic age) casual game. There are many holes on the table, and there is a mole hidden in each hole. When a mole comes out of the ho...
西点 FPGA/CPLD
[I contribute to the Xilinx Resource Center] Collection of papers from the first Xilinx Innovation Design Competition
Xilinx First Innovation Design Competition ProceedingsThe first innovative design competition hosted by Shenzhen Weibaishi and sponsored by Xilinx ended successfully this month. Since the competition ...
wanghongyang FPGA/CPLD
On the issue of if statement optimization
[color=#5d5d5d][font=Simsun]How can I optimize the structure of "if(A==128'd323)"? When I was programming, part of the algorithm required a structure like the above. As a novice, I don't know how to s...
杨小溪九 FPGA/CPLD
Why can’t I find the entrance to gifts that can be exchanged for E-coins?
Why can't I find the entrance to the gift that can be exchanged for E-coins? I hope it can be placed in a prominent position on the forum...
dwwzl Suggestions & Announcements
100 Questions on PCB Design Techniques
100 Questions on PCB Design Techniques...
xiaofeng0500 Analog electronics
【MSP430 compiler usage experience】+CCS and IAR
Here I will focus on CCS, which is the original MSP430! You know how important, convenient and flexible CCS is when using MSP430. :) Let me prove it slowly: The first time I came into contact with CCS...
an736007364 Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 665  1815  1766  1430  332  14  37  36  29  7 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号