EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61QDPB451236-500M3

Description
QDR SRAM, 512KX36, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.20 MM HEIGHT, LFBGA-165
Categorystorage    storage   
File Size541KB,33 Pages
ManufacturerIntegrated Silicon Solution ( ISSI )
Download Datasheet Parametric View All

IS61QDPB451236-500M3 Overview

QDR SRAM, 512KX36, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.20 MM HEIGHT, LFBGA-165

IS61QDPB451236-500M3 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerIntegrated Silicon Solution ( ISSI )
Parts packaging codeBGA
package instruction15 X 17 MM, 1.20 MM HEIGHT, LFBGA-165
Contacts165
Reach Compliance Codecompliant
ECCN code3A991.B.2.A
Maximum access time0.45 ns
Other featuresPIPELINED ARCHITECTURE
Maximum clock frequency (fCLK)500 MHz
I/O typeSEPARATE
JESD-30 codeR-PBGA-B165
JESD-609 codee0
length17 mm
memory density18874368 bit
Memory IC TypeQDR SRAM
memory width36
Number of functions1
Number of terminals165
word count524288 words
character code512000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize512KX36
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Encapsulate equivalent codeBGA165,11X15,40
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply1.5/1.8,1.8 V
Certification statusNot Qualified
Maximum seat height1.4 mm
Maximum standby current0.36 A
Minimum standby current1.7 V
Maximum slew rate1.2 mA
Maximum supply voltage (Vsup)1.89 V
Minimum supply voltage (Vsup)1.71 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTIN LEAD
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width15 mm
Base Number Matches1
IS61QDPB41M18A
IS61QDPB451236A
1Mx18, 512Kx36
18Mb QUAD-P (Burst 4) SYNCHRONOUS SRAM
(2.5 Cycle Read Latency)
FEATURES
512Kx36 and 1Mx18 configuration available.
On-chip delay-locked loop (DLL) for wide data valid
window.
Separate read and write ports with concurrent read
and write operations.
Synchronous pipeline read with late write operation.
Double data rate (DDR) interface for read and write
input ports.
2.5 cycle read latency.
Fixed 4-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
Data Valid Pin (QVLD).
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V VREF.
HSTL input and output levels.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package:
13mmx15mm and 15mmx17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
ODT(On-Die Termination) feature is supported
optionally on Input clocks, Data input, and Control
signals.
ADVANCED INFORMATION
SEPTEMBER 2010
DESCRIPTION
The 18Mb IS61QDPB451236 and IS61QDPB41M18 are
synchronous, high-performance CMOS static random access
memory (SRAM) devices. These SRAMs have separate I/Os,
eliminating the need for high-speed bus turnaround. The
rising edge of K clock initiates the read/write operation, and
all internal operations are self-timed. Refer to the
Timing
Reference Diagram for Truth Table
for a description of the
basic operations of these QUAD-P (Burst of 4) SRAMs. Read
and write addresses are registered on alternating rising
edges of the K clock. Reads and writes are performed in
double data rate.
The following are registered internally on the rising edge of
the K clock:
Read/write address
Read enable
Write enable
Byte writes for burst addresses 1 and 3
Data-in for burst addresses 1 and 3
The following are registered on the rising edge of the K#
clock:
Byte writes for burst addresses 2 and 4
Data-in for burst addresses 2 and 4
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after
the write address. The first data-in burst is clocked one cycle
later than the write command signal, and the second burst is
timed to the following rising edge of the K# clock. Two full
clock cycles are required to complete a write operation.
During the burst read operation, the data-outs from the first
and third bursts are updated from output registers of the third
and fourth rising edges of the K# clock (starting 2.5 cycles
later after read command). The data-outs from the second
and fourth bursts are updated with the fourth and fifth rising
edges of the K clock where the read command receives at
the first rising edge of K. Two full clock cycles are required to
complete a read operation.
The device is operated with a single +1.8V power supply
and is compatible with HSTL I/O interfaces.
Copyright © 2010 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. 00A
5/12/2010
1
About MCU hardware anti-interference (transfer)
When developing electronic products with processors, how to improve anti-interference ability and electromagnetic compatibility? 1. The following systems should pay special attention to anti-electroma...
boyfly Energy Infrastructure?
Looking for a power indicator light circuit
I want to make a power indicator light circuit, but I find that what I made doesn't work. Conditions: power supply voltage +5V, red LED, NOR gate. Requirements: When the power supply is sufficient, th...
x810421 Embedded System
mcsdk edma3_lld compilation error
I am using mcsdk_1_01_00_02. When I enter the directory edma3_lld_02_11_09_08/examples/edma3_driver/evmOMAPL138 to compile the edma3 example, the following error occurs: root@silent:/opt/ti/edma3_lld_...
倚楼、听风雨 DSP and ARM Processors
About the write operation of NOR flash
Original post address: http://topic.eeworld.net/u/20080521/16/8dd26e1c-2e9b-4277-877b-5f888125bc35.html?seed=2142211368 Our current system uses Samsung 44b0 platform, an 8M sram, an 8M nor flash, and ...
fjjiin Embedded System
Gaofen asks: How does CPM in the MPC82xx series PPC work?
The CPM module of powerpc integrates many communication protocols. I am not very clear about some of them. For example: a 10M UDP packet comes in from the FCC network port, which cannot be transmitted...
djf876 Embedded System
TI C6000 Software Development Process and Program Optimization Technology
[size=4] The software development process of TI C6000 focuses on the C/C++ program optimization technology of the C6000 series, including optimization process, C/C++ code optimization method, and line...
灞波儿奔 DSP and ARM Processors

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 970  1693  2704  1401  890  20  35  55  29  18 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号