EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT72T20108L6BBI

Description
2.5 VOLT HIGH-SPEED TeraSync⑩ DDR/SDR FIFO 20-BIT/10-BIT CONFIGURATION
File Size478KB,51 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet View All

IDT72T20108L6BBI Overview

2.5 VOLT HIGH-SPEED TeraSync⑩ DDR/SDR FIFO 20-BIT/10-BIT CONFIGURATION

2.5 VOLT HIGH-SPEED TeraSync™ DDR/SDR FIFO 20-BIT/10-BIT CONFIGURATION
32,768 x 20/65,536 x 10, 65,536 x 20/131,072 x 10
131,072 x 20/262,144 x 10, 262,144 x 20/524,288 x 10
IDT72T2098, IDT72T20108
IDT72T20118, IDT72T20128
FEATURES
Choose among the following memory organizations:
IDT72T2098
32,768 x 20/65,536 x 10
IDT72T20108
65,536 x 20/131,072 x 10
IDT72T20118
131,072 x 20/262,144 x 10
IDT72T20128
262,144 x 20/524,288 x 10
Up to 250MHz operating frequency or 5Gbps throughput in SDR mode
Up to 110MHz operating frequency or 5Gbps throughput in DDR mode
Users selectable input port to output port data rates, 500Mb/s
Data Rate
-DDR to DDR
-DDR to SDR
-SDR to DDR
-SDR to SDR
User selectable HSTL or LVTTL I/Os
Read Enable & Read Clock Echo outputs aid high speed operation
2.5V LVTTL or 1.8V, 1.5V HSTL Port Selectable Input/Ouput voltage
3.3V Input tolerant
Mark & Retransmit, resets read pointer to user marked position
Write Chip Select (WCS) input enables/disables Write Operations
Read Chip Select (RCS) synchronous to RCLK
Programmable Almost-Empty and Almost-Full flags, each flag
can default to one of four preselected offsets
Dedicated serial clock input for serial programming of flag offsets
User selectable input and output port bus sizing
-x20 in to x20 out
-x20 in to x10 out
-x10 in to x20 out
-x10 in to x10 out
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Empty and Full flags signal FIFO status
Select IDT Standard timing (using
EF
and
FF
flags) or First
Word Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into High-Impedance state
JTAG port, provided for Boundary Scan function
208 Ball Grid array (PBGA), 17mm x 17mm, 1mm pitch
Easily expandable in depth and width
Independent Read and Write Clocks (permit reading and writing
simultaneously)
High-performance submicron CMOS technology
Industrial temperature range (-40°C to +85°C) is available
°
°
Green parts available, see ordering information
FUNCTIONAL BLOCK DIAGRAM
D
0
-D
n
(x20, x10)
WEN
WCS
WCLK
SREN SEN
SCLK
WSDR
INPUT REGISTER
OFFSET REGISTER
SI
SO
FF/IR
PAF
EF/OR
PAE
FWFT
FSEL0
FSEL1
WRITE CONTROL
LOGIC
FLAG
LOGIC
RAM ARRAY
32,768 x 20 or 65,536 x 10
65,536 x 20 or 131,072 x 10
131,072 x 20 or 262,144 x 10
262,144 x 20 or 524,288 x 10
WRITE POINTER
READ POINTER
IW
OW
MRS
PRS
TCK
TRST
TMS
TDO
TDI
Vref
HSTL
BUS
CONFIGURATION
RESET
LOGIC
OUTPUT REGISTER
READ
CONTROL
LOGIC
RT
MARK
RSDR
JTAG CONTROL
(BOUNDARY SCAN)
RCLK
REN
RCS
HSTL I/0
CONTROL
OE
EREN
5996 drw01
Q
0
-Q
n
(x20, x10)
ERCLK
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The TeraSync is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
FEBRUARY 2009
DSC-5996/11
©
2009 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
Divine song!! The most dazzling ethnic style launchpad G2553 version
[flash]http://player.youku.com/player.php/sid/XNDMzOTAzMzI4/v.swf[/flash] I use Launchpad+msp430G2553 and the buzzer on my 51 development board:pleased: Just for entertainment~~~ Welcome to the expert...
d_er_mao Microcontroller MCU
FPGA chip burns out! Urgent!
The details of the problem are as follows (it's a long one, sorry for the hassle): We use the ep3c40 series FPGA chip. The basic task of the FPGA in the project is to realize network data transmission...
wanghongzhi1986 Embedded System
Analysis of DHCP, BOOTP and TFTP in Ethernet bootloader upgrade
So far, the development board can obtain an IP address through two protocols, BOOTP and DHCP, both of which are based on the client-to-server model and are transmitted using UDP.     Let's analyze the...
academic Microcontroller MCU
Max V2.0 is here
It has been more than ten days since I finished it, but I have been too busy to show it to the public. I am still using the 555+ field tube to drive the TV high-voltage package. I wanted to use ZVS, b...
石玉 DIY/Open Source Hardware
STM32F767 fails to drive 7-inch screen
[backcolor=rgb(222, 240, 251)]I use STM32F767 to drive a 7-inch screen, but it always doesn't display. [/backcolor] [backcolor=rgb(222, 240, 251)]Screen information:[/backcolor][backcolor=rgb(222, 240...
chenbingjy stm32/stm8
High performance electret microphone composed of LM4665 and LMV1012
The microphone output is a high-quality digital signal...
dontium Analogue and Mixed Signal

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 116  2083  2327  2827  1583  3  42  47  57  32 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号