EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61LV25616-7LQ

Description
256 X 16 HIGH SPEED ASYNCHRONOUS CMOS STATIC RAM WITH 3.3V SUPPLY
File Size80KB,11 Pages
ManufacturerISSI(Integrated Silicon Solution Inc.)
Websitehttp://www.issi.com/
Download Datasheet Compare View All

IS61LV25616-7LQ Overview

256 X 16 HIGH SPEED ASYNCHRONOUS CMOS STATIC RAM WITH 3.3V SUPPLY

IS61LV25616
256K x 16 HIGH SPEED ASYNCHRONOUS
CMOS STATIC RAM WITH 3.3V SUPPLY
FEATURES
• High-speed access time:
— 7, 8, 10, 12, and 15 ns
• CMOS low power operation
• Low stand-by power:
— Less than 5 m
A
(typ.) CMOS stand-by
• TTL compatible interface levels
• Single 3.3V power supply
• Fully static operation: no clock or refresh
required
• Three state outputs
• Data control for upper and lower bytes
• Industrial temperature available
ISSI
®
AUGUST 2000
DESCRIPTION
The
ISSI
IS61LV25616 is a high-speed, 4,194,304-bit static
RAM organized as 262,144 words by 16 bits. It is fabricated
using
ISSI
's high-performance CMOS technology. This highly
reliable process coupled with innovative circuit design tech-
niques, yields high-performance and low power consumption
devices.
When
CE
is HIGH (deselected), the device assumes a standby
mode at which the power dissipation can be reduced down
with CMOS input levels.
Easy memory expansion is provided by using Chip Enable
and Output Enable inputs,
CE
and
OE.
The active LOW Write
Enable (WE) controls both writing and reading of the memory.A
data byte allows Upper Byte (UB) and Lower Byte (LB) access.
The IS61LV25616 is packaged in the JEDEC standard
44-pin 400-mil SOJ, 44-pin TSOP Type II, 44-pin LQFP and
48-pin Mini BGA (8mm x 10mm).
FUNCTIONAL BLOCK DIAGRAM
A0-A17
DECODER
256K x 16
MEMORY ARRAY
VCC
GND
I/O0-I/O7
Lower Byte
I/O8-I/O15
Upper Byte
I/O
DATA
CIRCUIT
COLUMN I/O
CE
OE
WE
UB
LB
ISSI reserves the right to make changes to its products at any time without notice in order to improve design and supply the best possible product. We assume no responsibility for any
errors which may appear in this publication. © Copyright 2000, Integrated Silicon Solution, Inc.
CONTROL
CIRCUIT
Integrated Silicon Solution, Inc. — 1-800-379-4774
Rev. B
09/29/00
1

IS61LV25616-7LQ Related Products

IS61LV25616-7LQ IS61LV25616-8TI IS61LV25616-7B IS61LV25616-7T IS61LV25616-7K IS61LV25616-8B IS61LV25616-8BI IS61LV25616-8LQ IS61LV25616-8LQI
Description 256 X 16 HIGH SPEED ASYNCHRONOUS CMOS STATIC RAM WITH 3.3V SUPPLY 256 X 16 HIGH SPEED ASYNCHRONOUS CMOS STATIC RAM WITH 3.3V SUPPLY 256 X 16 HIGH SPEED ASYNCHRONOUS CMOS STATIC RAM WITH 3.3V SUPPLY 256 X 16 HIGH SPEED ASYNCHRONOUS CMOS STATIC RAM WITH 3.3V SUPPLY 256 X 16 HIGH SPEED ASYNCHRONOUS CMOS STATIC RAM WITH 3.3V SUPPLY 256 X 16 HIGH SPEED ASYNCHRONOUS CMOS STATIC RAM WITH 3.3V SUPPLY 256 X 16 HIGH SPEED ASYNCHRONOUS CMOS STATIC RAM WITH 3.3V SUPPLY 256 X 16 HIGH SPEED ASYNCHRONOUS CMOS STATIC RAM WITH 3.3V SUPPLY 256 X 16 HIGH SPEED ASYNCHRONOUS CMOS STATIC RAM WITH 3.3V SUPPLY
High salary recruiting part-time MCU embedded teaching teacher
Five Star Online School is a formal training institution approved by the Industrial and Commercial Bureau. We are now recruiting part-time lecturers for MCU/embedded (51\MSP430\AVR\PIC\FREESCALE;ARM\D...
你是最美 Talking about work
MSP470mf066 compilation problem
[color=#000] I encountered the problem "#10008-D cannot find file "rtsv7M3_T_be_eabi.lib" during the compilation process when using MSP470. I have tried many compilers but still cannot solve the probl...
mhc_electric Microcontroller MCU
Micropython Infrared Anti-Fall Car Experiment Tutorial
[color=rgb(64, 64, 64)][size=14px][backcolor=rgb(252, 252, 252)][font=Lato, proxima-nova, "][p=24, null, left][size=16px] Smart cars are now almost the mainstream in electronic competitions or DIY. Tr...
loktar MicroPython Open Source section
Makefile problem, please advise.
Now I want to download a DHCP source code from the website. Use the arm compiler to compile it into a DHCP client running under arm linux. Problem: After downloading the source code, I found configure...
edward_liu Embedded System
FPGA clock constraint issues
The main clock is used in FPGA to generate the divided clocks clk_div2 and clk_div4. Each divided clock drives thousands of FFs, so each net after division drives a bufg. There is data interaction bet...
水牛 FPGA/CPLD
AT24C256 does not return ACK
I use an AT24C256 EEPROM. After writing the second byte of the address, it often does not return ACK, resulting in a failure to read data. Most of the time it returns normally, but sometimes it does n...
maosongbai Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1920  969  545  550  726  39  20  11  12  15 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号