EEWORLDEEWORLDEEWORLD

Part Number

Search

LS7082

Description
QUADRATURE CLOCK CONVERTER
File Size40KB,4 Pages
ManufacturerLSC/CSI
Websitehttps://lsicsi.com
Download Datasheet View All

LS7082 Overview

QUADRATURE CLOCK CONVERTER

UL
®
LSI/CSI
LSI Computer Systems, Inc. 1235 Walt Whitman Road, Melville, NY 11747
LS7082
(631) 271-0400 FAX (631) 271-0405
October 2000
PIN ASSIGNMENT - TOP VIEW
A3800
QUADRATURE CLOCK CONVERTER
FEATURES:
• x1, x2 and x4 mode selection
• Up to 16 MHz output clock frequency
• INDEX input and output
• UP/DOWN indicator output
• Programmable output clock pulse width
• On-chip filtering of inputs for optical or
magnetic encoder applications.
• TTL and CMOS compatible I/Os
• +4.5V to +10.0V operation (V
DD
-V
SS
)
• LS7082 (DIP); LS7082-S (SOIC ) - See Figure 1
DESCRIPTION:
The LS7082 is a monolithic CMOS silicon gate quadrature
clock converter. Quadrature clocks derived from optical or
magnetic encoders, when applied to the A and B Inputs of the
LS7082, are converted to strings of Up Clocks and Down
Clocks. Pulses derived from the Index Track of an encoder,
when applied to the INDX input, produce absolute position ref-
erence pulses which are synchronized to the Up Clocks and
Down Clocks. These outputs can be interfaced directly with
standard Up/Down counters for direction and position sensing
of the encoder.
INPUT/OUTPUT DESCRIPTION:
V
DD
(Pin 1)
Supply Voltage positive terminal.
INDX
(Pin 2)
Encoder Index pulses are applied to this input.
RBIAS
(Pin 3)
Input for external component connection. A resistor con-
nected between this input and V
SS
adjusts the output clock
pulse width (Tow). For proper operation, the output clock
pulse width must be less than or equal to the A,B pulse
separation (T
OW
T
PS)
.
V
SS
(Pin 4
)
Supply Voltage negative terminal.
A
(Pin 5)
Quadrature Clock Input A. This input has a filter circuit to
validate input logic level and eliminate encoder dither.
x2
(Pin 8)
A low level applied to this input selects x2 mode of opera-
tion. See Table 1 for Mode Selection Truth Table and
Figure 2 for Input/Output timing relationship.
B
(Pin 9)
Quadrature Clock Input B. This input has a filter circuit
identical to input A.
7082-100600-1
V
DD
(+V)
1
LSI
14
INDX
INDX
2
13
UPCK
RBIAS
V
SS
(-V)
3
12
DNCK
LS7082
4
11
UP/DN
A
NC
5
10
x4/x1
B
6
9
8
FIGURE 1
NC
7
x2
TABLE 1. MODE SELECTION TRUTH TABLE
x2 Input
0
1
1
x4/x1 Input
Don’t Care
0
1
MODE
x2
x1
x4
x4/x1
(Pin 10)
This input selects between x1 and x4 modes of operation.
See Table 1 for Mode Selection Truth Table and Figure 2
for Input/Output timing relationship.
UP/DN
(Pin 11)
The count direction at any instant is indicated at this out-
put. An UP count direction is indicated by a high, and a
DOWN count direction is indicated by a low (See Figure 2).
DNCK
(Pin 12)
This DOWN Clock output consists of low-going pulses gen-
erated when A input lags the B input (See Figure 2).
UPCK
(Pin 13)
This UP Clock output consists of low-going pulses gener-
ated when A input leads the B input (See Figure 2).
INDX
(Pin 14)
This output consists of low-going pulses generated by
clock transitions at the A input when INDX input is high and
B input is low (See Figure 2).
NOTE:
All unused input pins must be tied to V
DD
or V
SS
.
74HC595 cascade problem
How to write a microcontroller driver for 4 or more 74HC595 cascades? The code I wrote is garbled. 4 or less is fine. Please give me some advice....
sh_lu RF/Wirelessly
lm3s9b96 usb bulk how to modify endpoints
lm3s9b96 usb bulk how to modify the endpoint! I see the official dk-lm3s9b96_usb_dev_bulk case is! in is 1-end, and out is also 1-end! Please ask the moderator! Where to modify the endpoint! I want to...
linkasp Microcontroller MCU
(Reprinted) For beginners
[color=#000000][font=宋体]As a[/font][font=Times New Roman]FPGA[/font][font=宋体]newcomer, I often ask questions on the forum, such as what language to use, what software to use, which company's chip to u...
heningbo FPGA/CPLD
STM32 free development environment which one should I use [ST official application notes]
Notes preview: [b]Foreword[/b] According to the official homepage of ST ([url=http://www.st.com/en/development-tools/stm32-ides.html]http://www.st.com/en/development-tools/stm32-ides.html[/url]), ther...
okhxyyo stm32/stm8
[Discovery] The world's roundest ball - the subversive significance of 1 kilogram of pure silicon atoms!
[Discovery] The world's roundest ball - the subversive significance of 1 kg of pure silicon atoms! : https://training.eeworld.com.cn/course/1916[size=4]The world's roundest object was made from 1 kilo...
chenyy Integrated technical exchanges
【Design Tools】Selected Q&A on FPGA Design Technology from Xilinx
Q: In ISE4.1, I can only simulate some files compiled with fpga express verilog with modelsimxe, but not post-simulation. I wonder if there is any improvement in 5.1i? A: 4.1i supports behavioral leve...
nwx8899 FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2144  923  959  868  2865  44  19  20  18  58 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号