EEWORLDEEWORLDEEWORLD

Part Number

Search

EMRA41X2H-1431818M-TR

Description
Standard Clock Oscillators 14.31818MHz 1.8V 50ppm -55C +125C
CategoryPassive components   
File Size2MB,8 Pages
ManufacturerECLIPTEK
Websitehttp://www.ecliptek.com
Download Datasheet Parametric View All

EMRA41X2H-1431818M-TR Online Shopping

Suppliers Part Number Price MOQ In stock  
EMRA41X2H-1431818M-TR - - View Buy Now

EMRA41X2H-1431818M-TR Overview

Standard Clock Oscillators 14.31818MHz 1.8V 50ppm -55C +125C

EMRA41X2H-1431818M-TR Parametric

Parameter NameAttribute value
Product AttributeAttribute Value
ManufacturerECLIPTEK
Product CategoryStandard Clock Oscillators
RoHSDetails
ProductMEMS Oscillators
PackagingReel
Factory Pack Quantity1000
EMRA41X2H-14.31818M TR
REGULATORY COMPLIANCE
2011/65 +
2015/863
(Data Sheet downloaded on Feb 20, 2018)
174 SVHC
ITEM DESCRIPTION
MEMS Clock Oscillators LVCMOS (CMOS) 1.8Vdc 4 Pad 2.0mm x 2.5mm Plastic Surface Mount (SMD)
14.31818MHz ±50ppm over -55°C to +125°C
ELECTRICAL SPECIFICATIONS
Nominal Frequency
Frequency Tolerance/Stability
Aging at 25°C
Supply Voltage
Input Current
Output Voltage Logic High (Voh)
Output Voltage Logic Low (Vol)
Rise/Fall Time
Duty Cycle
Load Drive Capability
Output Logic Type
Output Control Function
Output Control Input Voltage Logic
High (Vih)
Output Control Input Voltage Logic
Low (Vil)
Tri-State Output Enable Time
Tri-State Output Disable Time
Period Jitter (RMS)
RMS Phase Jitter (Fj = 900kHz to
7.5MHz; Random)
RMS Phase Jitter (Fj = 12kHz to
20MHz; Random)
Start Up Time
Storage Temperature Range
14.31818MHz
±50ppm Maximum over -55°C to +125°C (Inclusive of all conditions: Calibration Tolerance at 25°C, Frequency Stability
over the Operating Temperature Range, Supply Voltage Change, and Output Load Change)
±1.5ppm Maximum First Year
1.8Vdc ±10%
4.5mA Maximum (No Load)
90% of Vdd Minimum (IOH = -2mA)
10% of Vdd Maximum (IOL = +2mA)
1.5nSec Typical, 3.5nSec Maximum (Measured from 20% to 80% of waveform)
50 ±5(%) (Measured at 50% of waveform)
15pF Maximum
CMOS
Tri-State (Disabled Output: High Impedance)
70% of Vdd Minimum or No Connect to Enable Output
30% of Vdd Maximum to Disable Output
150nSec Maximum
150nSec Maximum
2pSec Typical, 5pSec Maximum
0.5pSec Typical, 1pSec Maximum
1.5pSec Typical, 3pSec Maximum
5mSec Maximum
-65°C to +150°C
ENVIRONMENTAL & MECHANICAL SPECIFICATIONS
ESD Susceptibility
Flammability
Mechanical Shock
Moisture Sensitivity
Solderability
Temperature Cycling
Vibration
JESD22-A114, HBM, 2000V
UL94-V0
MIL-STD-883, Method 2002, Condition E, 10,000G
J-STD-020, MSL 1
MIL-STD-883, Method 2003 (Four I/O Pads on bottom of package only)
JESD22-A104, Condition B
MIL-STD-883, Method 2007, Condition A, 20G
www.ecliptek.com | Specification Subject to Change Without Notice | Revision D 11/15/2016 | Page 1 of 7
Ecliptek, LLC
5458 Louie Lane, Reno, NV 89511
1-800-ECLIPTEK or 714.433.1200
It is said that this is the most accurate personality test in the world!
Personality Test - It is said to be the most accurate in the world. This is a very interesting psychological test, and it is very simple and accurate. To evaluate your own personality, please look at ...
lunbor Talking
How to understand keeping time negative
Why is the hold time negative? Is it because the clock frequency is too high? By the way, you can see the minimum hold time bit 0 on the DATASHEET provided by ALTAER. From the definition of hold time,...
eeleader FPGA/CPLD
Electronic combination lock
The course design requires making an electronic password lock, but the one I made cannot change the password and power-off protection. The teacher said it is not qualified! Experts, please help me sen...
yanyang1127 Embedded System
Verilog programming using D flip-flops to generate fixed sequences
As shown in the picture below, I use D flip-flops to form a shift register to generate a fixed sequence 10001110. There is no error in the rtl circuit diagram, but the simulation on modelsim only has ...
cmflyme FPGA/CPLD
Threshold setting for A/D high-speed acquisition of analog signals
Source: Single-chip microcomputer and embedded system applicationAuthor: Li Daguo and Zhang Qingming, Beijing Institute of Technology The A/D conversion interface circuit is a link in the forward chan...
fighting Analog electronics
From CC2530 to CC2530+CC2591
From CC2530 to CC2530+CC2591, in addition to changing #define xHAL_PA_LNA to #define HAL_PA_LNAWhat other settings are there?...
ljt8015 RF/Wirelessly

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1165  891  2735  2044  1081  24  18  56  42  22 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号