EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8320E18T-V

Description
2M x 18, 1M x 32, 1M x 36 36Mb Sync Burst SRAMs
File Size599KB,24 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Download Datasheet View All

GS8320E18T-V Overview

2M x 18, 1M x 32, 1M x 36 36Mb Sync Burst SRAMs

Preliminary
GS8320E18/32/36T-xxxV
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Single Dual Cycle Deselect (SDCD) operation
• 1.8 V or 2.5 V core power supply
• 1.8 V or 2.5 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP package
• RoHS-compliant 100-lead TQFP package available
2M x 18, 1M x 32, 1M x 36
36Mb Sync Burst SRAMs
250 MHz–133 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
pin (Pin 14)DCD
Pipelined Reads
The GS8320E18/32/36T-xxxV is a DCD (Dual Cycle
Deselect) pipelined synchronous SRAM. SCD (Single Cycle
Deselect) versions are also available. DCD SRAMs pipeline
disable commands to the same degree as read commands. DCD
RAMs hold the deselect command for one full cycle and then
begin turning off their outputs just after the second rising edge
of clock.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS8320E18/32/36T-xxxV operates on a 1.8 V or 2.5 V
power supply. All inputs are 1.8 V or 2.5 V compatible.
Separate output power (V
DDQ
) pins are used to decouple
output noise from the internal circuits and are 1.8 V or 2.5 V
compatible.
Functional Description
Applications
The GS8320E18/32/36T-xxxV is a 37,748,736-bit high
performance synchronous SRAM with a 2-bit burst address
counter. Although of a type originally developed for Level 2
Cache applications supporting high performance CPUs, the
device now finds application in synchronous SRAM
applications, ranging from DSP main store to networking chip
set support.
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
-250 -225 -200 -166 -150 -133 Unit
3.0 3.0 3.0 3.5 3.8 4.0 ns
4.0 4.4 5.0 6.0 6.6 7.5 ns
285
350
6.5
6.5
205
235
265
320
7.0
7.0
195
225
245
295
7.5
7.5
185
210
220 210 185 mA
260 240 215 mA
8.0 8.5 8.5 ns
8.0 8.5 8.5 ns
175 165 155 mA
200 190 175 mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.03 6/2006
1/24
© 2001, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Question about the PLI interface of Verilog simulator
I would like to ask if any expert/senior has experience in inserting a programmable logic interface (PLI) in nc-verilog or VCS simulator. I would like to ask for the relevant operation steps. Thank yo...
qlmiao Embedded System
FreeRTOS Expands IoT Security Technologies
In the development of the FreeRTOS project, information security and functional safety have always been very important. FreeRTOS continues to improve various security technologies including memory sec...
MamoYU Real-time operating system RTOS
How to use EVC routines
I have a very basic question. I have a ready-made serial communication example program, which is a complete program attached to a textbook. I directly open the project *.vcw and build it, and it will ...
wangbaogang Embedded System
The board has not arrived yet, some questions about reading the user manual
[i=s]This post was last edited by astwyg on 2014-7-7 16:25[/i] The mailed board did not include a CD, so I downloaded the image myself ([url=http://www.jyxtec.com/index.php/downloads]http://www.jyxtec...
astwyg Embedded System
EEWORLD University Hall----Live Replay: ST's IO-Link-based environmental monitoring and predictive maintenance solutions
Live replay: ST's IO-Link-based environmental monitoring and predictive maintenance solutions : https://training.eeworld.com.cn/course/6105...
hi5 Integrated technical exchanges
MT7620N Hardware Reference Design
...
chenzhufly RF/Wirelessly

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1622  1969  2819  1959  1359  33  40  57  28  5 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号