EEWORLDEEWORLDEEWORLD

Part Number

Search

74VHC74FT

Description
Flip Flop D-Type Pos-Edge 2-Element Automotive 14-Pin TSSOP-B T/R
File Size180KB,9 Pages
ManufacturerToshiba Semiconductor
Websitehttp://toshiba-semicon-storage.com/
Environmental Compliance
Download Datasheet Parametric View All

74VHC74FT Online Shopping

Suppliers Part Number Price MOQ In stock  
74VHC74FT - - View Buy Now

74VHC74FT Overview

Flip Flop D-Type Pos-Edge 2-Element Automotive 14-Pin TSSOP-B T/R

74VHC74FT Parametric

Parameter NameAttribute value
EU restricts the use of certain hazardous substancesCompliant
ECCN (US)EAR99
Part StatusActive
HTS8542.39.00.01
Logic FamilyVHC
Logic FunctionD-Type
Number of Channels per Chip2
Number of Elements per Chip2
Number of Element Inputs1
Number of Element Outputs1
Bus HoldNo
Set/ResetSet/Reset
PolarityInverting/Non-Inverting
Triggering TypePositive-Edge
Maximum Propagation Delay Time @ Maximum CL (ns)15.4@3.3V|9.3@5V
Absolute Propagation Delay Time (ns)18
Process TechnologyCMOS
Input Signal TypeSingle-Ended
Maximum Low Level Output Current (mA)8
Maximum High Level Output Current (mA)-8
Minimum Operating Supply Voltage (V)2
Typical Operating Supply Voltage (V)2.5|3.3|5
Maximum Operating Supply Voltage (V)5.5
Maximum Quiescent Current (mA)0.002
Propagation Delay Test Condition (pF)50
Minimum Operating Temperature (°C)-40
Maximum Operating Temperature (°C)125
Supplier Temperature GradeAutomotive
PackagingTape and Reel
Standard Package NameSOP
Supplier PackageTSSOP-B
Pin Count14
MountingSurface Mount
Package Height1
Package Width4.4
PCB changed14
Lead ShapeGull-wing
74VHC74FT
CMOS Digital Integrated Circuits
Silicon Monolithic
74VHC74FT
1. Functional Description
Dual D-Type Flip-Flop with Preset and Clear
2. General
The 74VHC74FT is an advanced high speed CMOS D-FLIP FLOP fabricated with silicon gate C
2
MOS technology.
It achieves the high speed operation similar to equivalent Bipolar Schottky TTL while maintaining the CMOS
low power dissipation.
The signal level applied to the D INPUT is transferred to Q OUTPUT during the positive going transition of
the CK pulse.
CLR and PR are independent of the CK and are accomplished by setting the appropriate input low.
An input protection circuit ensures that 0 to 5.5 V can be applied to the input pins without regard to the supply
voltage. This device can be used to interface 5 V to 3 V systems and two supply systems such as battery back up.
This circuit prevents device destruction due to mismatched supply and input voltages.
3. Features
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
AEC-Q100 (Rev. H) (Note 1)
Wide operating temperature range: T
opr
= -40 to 125
High speed: f
MAX
= 170 MHz (typ.) at V
CC
= 5.0 V
Low power dissipation: I
CC
= 2.0
µA
(max) at T
a
= 25
High noise immunity: V
NIH
= V
NIL
= 28% V
CC
(min)
Power-down protection is provided on all inputs.
Balanced propagation delays: t
PLH
t
PHL
Wide operating voltage range: V
CC(opr)
= 2.0 V to 5.5 V
(9) Pin and function compatible with the 74 series (74AC/HC/AHC etc.) 74 type.
Note 1: This device is compliant with the reliability requirements of AEC-Q100. For details, contact your Toshiba sales
representative.
4. Packaging
TSSOP14B
Start of commercial production
©2016 Toshiba Corporation
1
2013-05
2017-02-22
Rev.5.0

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2894  1102  1046  2831  1403  59  23  22  58  29 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号