EEWORLDEEWORLDEEWORLD

Part Number

Search

DSP56321VL275

Description
Digital Signal Processors & Controllers - DSP, DSC 24 BIT DSP PBFREE
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size1MB,84 Pages
ManufacturerNXP
Websitehttps://www.nxp.com
Environmental Compliance
Download Datasheet Parametric Compare View All

DSP56321VL275 Online Shopping

Suppliers Part Number Price MOQ In stock  
DSP56321VL275 - - View Buy Now

DSP56321VL275 Overview

Digital Signal Processors & Controllers - DSP, DSC 24 BIT DSP PBFREE

DSP56321VL275 Parametric

Parameter NameAttribute value
Brand NameFreescale
Is it lead-free?Lead free
Is it Rohs certified?conform to
Parts packaging codeBGA
package instructionLEAD FREE, MOLDED ARRAY PROCESS, BGA-196
Contacts196
Reach Compliance Codeunknown
ECCN code3A991.A.2
Other featuresALSO REQUIRES 3.3V SUPPLY
Address bus width18
barrel shifterYES
bit size24
boundary scanYES
maximum clock frequency275 MHz
External data bus width24
FormatFIXED POINT
Internal bus architectureMULTIPLE
JESD-30 codeS-PBGA-B196
JESD-609 codee1
length15 mm
low power modeYES
Humidity sensitivity level3
Number of terminals196
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Encapsulate equivalent codeBGA196,14X14,40
Package shapeSQUARE
Package formGRID ARRAY, LOW PROFILE
Peak Reflow Temperature (Celsius)260
power supply1.6,3.3 V
Certification statusNot Qualified
RAM (number of words)163840
Maximum seat height1.6 mm
Maximum supply voltage1.7 V
Minimum supply voltage1.5 V
Nominal supply voltage1.6 V
surface mountYES
technologyCMOS
Terminal surfaceTin/Silver/Copper (Sn/Ag/Cu)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature40
width15 mm
uPs/uCs/peripheral integrated circuit typeDIGITAL SIGNAL PROCESSOR, OTHER
Base Number Matches1
Freescale Semiconductor
Technical Data
DSP56321
Rev. 11, 2/2005
DSP56321
24-Bit Digital Signal Processor
3
16
6
6
Memory Expansion Area
Program
RAM
32 K
×
24 bits
or
31 K
×
24 bits
and
Instruction
Cache
1024
×
24 bits
PM_EB
SCI
Triple
Timer
HI08
ESSI
EFCOP
X Data
RAM
80 K
×
24 bits
Y Data
RAM
80 K
×
24 bits
PIO_EB
XM_EB
Address
Generation
Unit
Six Channel
DMA Unit
Bootstrap
ROM
YAB
XAB
PAB
DAB
YM_EB
Peripheral
Expansion Area
External
Address
Bus
Switch
External
Bus
Interface
and
I - Cache
Control
External
Data
Bus
Switch
Power
Management
JTAG
OnCE™
18
Address
24-Bit
DSP56300
Core
DDB
YDB
XDB
PDB
GDB
10
Control
The DSP56321 is intended
for applications requiring a
large amount of internal
memory, such as networking
and wireless infrastructure
applications. The onboard
EFCOP can accelerate
general filtering applications,
such as echo-cancellation
applications, correlation, and
general-purpose convolution-
based algorithms.
Internal
Data
Bus
Switch
24
Data
What’s New?
Rev. 11 includes the following
changes:
Adds lead-free packaging and
part numbers.
Clock
PLL
Generator
EXTAL
XTAL
RESET
PINIT/NMI
Program
Interrupt
Controller
Program
Decode
Controller
MODA/IRQA
MODB/IRQB
MODC/IRQC
MODD/IRQD
Program
Address
Generator
Data ALU
24
×
24 + 56
56-bit MAC
Two 56-bit Accumulators
56-bit Barrel Shifter
5
DE
Figure 1.
DSP56321 Block Diagram
The Freescale DSP56321, a member of the DSP56300 DSP family, supports networking, security encryption, and
home entertainment using a high-performance, single-clock-cycle-per- instruction engine (DSP56000 code-
compatible), a barrel shifter, 24-bit addressing, an instruction cache, and a direct memory access (DMA) controller
(see
Figure 1).
The DSP56321 offers 275 million multiply- accumulates per second (MMACS) performance, attaining 550
MMACS when the EFCOP is in use. It operates with an internal 275 MHz clock with a 1.6 volt core and
independent 3.3 volt input/output (I/O) power. By operating in parallel with the core, the EFCOP provides overall
enhanced performance and signal quality with no impact on channel throughput or total channel support. This
device is pin-compatible with the Freescale DSP56303, DSP56L307, DSP56309, and DSP56311.
© Freescale Semiconductor, Inc., 2001, 2005. All rights reserved.

DSP56321VL275 Related Products

DSP56321VL275 DSP56321VF220 DSP56321VF240 DSP56321VL240 DSP56321VL220 DSP56321VF275
Description Digital Signal Processors & Controllers - DSP, DSC 24 BIT DSP PBFREE Digital Signal Processors & Controllers - DSP, DSC 220Mhz/440MMACS 220Mhz EFCOP Digital Signal Processors & Controllers - DSP, DSC 240Mhz/480MMACS 240Mhz EFCOP Digital Signal Processors & Controllers - DSP, DSC 24 BIT DSP PBFREE Digital Signal Processors & Controllers - DSP, DSC 24 BIT DSP PBFREE Digital Signal Processors & Controllers - DSP, DSC 275Mhz/550MMACS 275Mhz EFCOP
Is it lead-free? Lead free Contains lead Contains lead Lead free Lead free Contains lead
Is it Rohs certified? conform to incompatible incompatible conform to conform to incompatible
Parts packaging code BGA BGA BGA BGA BGA BGA
package instruction LEAD FREE, MOLDED ARRAY PROCESS, BGA-196 MOLDED ARRAY PROCESS, BGA-196 MOLDED ARRAY PROCESS, BGA-196 LEAD FREE, MOLDED ARRAY PROCESS, BGA-196 LEAD FREE, MOLDED ARRAY PROCESS, BGA-196 MOLDED ARRAY PROCESS, BGA-196
Contacts 196 196 196 196 196 196
Reach Compliance Code unknown not_compliant not_compliant unknown unknown not_compliant
ECCN code 3A991.A.2 3A991.A.2 3A991.A.2 3A991.A.2 3A991.A.2 3A991.A.2
Other features ALSO REQUIRES 3.3V SUPPLY ALSO REQUIRES 3.3V SUPPLY ALSO REQUIRES 3.3V SUPPLY ALSO REQUIRES 3.3V SUPPLY ALSO REQUIRES 3.3V SUPPLY ALSO REQUIRES 3.3V SUPPLY
Address bus width 18 18 18 18 18 18
barrel shifter YES YES YES YES YES YES
bit size 24 24 24 24 24 24
boundary scan YES YES YES YES YES YES
maximum clock frequency 275 MHz 220 MHz 240 MHz 240 MHz 220 MHz 275 MHz
External data bus width 24 24 24 24 24 24
Format FIXED POINT FIXED POINT FIXED POINT FIXED POINT FIXED POINT FIXED POINT
Internal bus architecture MULTIPLE MULTIPLE MULTIPLE MULTIPLE MULTIPLE MULTIPLE
JESD-30 code S-PBGA-B196 S-PBGA-B196 S-PBGA-B196 S-PBGA-B196 S-PBGA-B196 S-PBGA-B196
JESD-609 code e1 e0 e0 e1 e1 e0
length 15 mm 15 mm 15 mm 15 mm 15 mm 15 mm
low power mode YES YES YES YES YES YES
Humidity sensitivity level 3 3 3 3 3 3
Number of terminals 196 196 196 196 196 196
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code LBGA LBGA LBGA LBGA LBGA LBGA
Encapsulate equivalent code BGA196,14X14,40 BGA196,14X14,40 BGA196,14X14,40 BGA196,14X14,40 BGA196,14X14,40 BGA196,14X14,40
Package shape SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE
Package form GRID ARRAY, LOW PROFILE GRID ARRAY, LOW PROFILE GRID ARRAY, LOW PROFILE GRID ARRAY, LOW PROFILE GRID ARRAY, LOW PROFILE GRID ARRAY, LOW PROFILE
Peak Reflow Temperature (Celsius) 260 220 220 260 260 260
power supply 1.6,3.3 V 1.6,3.3 V 1.6,3.3 V 1.6,3.3 V 1.6,3.3 V 1.6,3.3 V
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
RAM (number of words) 163840 163840 163840 163840 163840 163840
Maximum seat height 1.6 mm 1.6 mm 1.6 mm 1.6 mm 1.6 mm 1.6 mm
Maximum supply voltage 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V
Minimum supply voltage 1.5 V 1.5 V 1.5 V 1.5 V 1.5 V 1.5 V
Nominal supply voltage 1.6 V 1.6 V 1.6 V 1.6 V 1.6 V 1.6 V
surface mount YES YES YES YES YES YES
technology CMOS CMOS CMOS CMOS CMOS CMOS
Terminal surface Tin/Silver/Copper (Sn/Ag/Cu) Tin/Lead/Silver (Sn/Pb/Ag) Tin/Lead/Silver (Sn/Pb/Ag) Tin/Silver/Copper (Sn/Ag/Cu) Tin/Silver/Copper (Sn/Ag/Cu) Tin/Lead/Silver (Sn/Pb/Ag)
Terminal form BALL BALL BALL BALL BALL BALL
Terminal pitch 1 mm 1 mm 1 mm 1 mm 1 mm 1 mm
Terminal location BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM
Maximum time at peak reflow temperature 40 30 30 40 40 40
width 15 mm 15 mm 15 mm 15 mm 15 mm 15 mm
uPs/uCs/peripheral integrated circuit type DIGITAL SIGNAL PROCESSOR, OTHER DIGITAL SIGNAL PROCESSOR, OTHER DIGITAL SIGNAL PROCESSOR, OTHER DIGITAL SIGNAL PROCESSOR, OTHER DIGITAL SIGNAL PROCESSOR, OTHER DIGITAL SIGNAL PROCESSOR, OTHER
Brand Name Freescale Freescale Freescale - - Freescale
Base Number Matches 1 - - 1 1 1
TI's analog signal chain product guide is also available on TI's official website.
[i=s] This post was last edited by dontium on 2015-1-23 11:32 [/i] TI's Analog Signal Link Product Guide is also available on the TI website...
Brad_sun Analogue and Mixed Signal
Question: What should I do if such an error occurs during behavior simulation?
During behavior simulation, after double-clicking "generate expected simulation results", a warning appears: HDLParsers:3215 - Unit work/ee is now defined in a different file: was E:/study/verilog HDL...
wlh9851985 FPGA/CPLD
Guess what this is?
[i=s]This post was last edited by 574433742 on 2016-2-26 08:08[/i] [font=微软雅黑][size=4]I found something interesting. Wow, come and guess what it is. . . PS: I am just a tinkerer, please don't laugh at...
574433742 Talking
I have a question about current source.
I am a novice reading books and encountered a problem. I would like to ask for your advice. When I saw the transistor current source in the early days of op amps, I had a question. In the basic BJT mi...
WLW851012 Analog electronics
Looking for previous electronic competition papers or winning solutions
[i=s]This post was last edited by paulhyde on 2014-9-15 09:38[/i] Are there any papers from previous electronic competitions here? Urgently needed! ! ! ! ! ! ! ! ! !...
qw110422 Electronics Design Contest
When compiling the kernel, it was found that the compiler was missing files
root@ubuntu:~/workspace/s3c-linux.jyx# make ARCH=arm CROSS_COMPILE=arm-linux-zImange make: arm-linux-zImangegcc: command not found CHK include/linux/version.h CHK include/generated/utsrelease.h make[1...
ethunter Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1856  1954  2713  746  738  38  40  55  16  15 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号