EEWORLDEEWORLDEEWORLD

Part Number

Search

89H12NT12G2ZAHLG

Description
PCI Interface IC
Categorysemiconductor    Analog mixed-signal IC   
File Size235KB,32 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Parametric View All

89H12NT12G2ZAHLG Online Shopping

Suppliers Part Number Price MOQ In stock  
89H12NT12G2ZAHLG - - View Buy Now

89H12NT12G2ZAHLG Overview

PCI Interface IC

89H12NT12G2ZAHLG Parametric

Parameter NameAttribute value
Product AttributeAttribute Value
ManufacturerIDT (Integrated Device Technology, Inc.)
Product CategoryPCI Interface IC
RoHSDetails
TypeSwitch - PCIe
Maximum Clock Frequency125 MHz
Number of Lanes12 Lane
Number of Ports12 Port
Operating Supply Voltage1 V, 2.5 V, 3.3 V
Minimum Operating Temperature0 C
Maximum Operating Temperature+ 70 C
Mounting StyleSMD/SMT
Package / CaseFCBGA-324
PackagingTray
Data Rate96 Gb/s
Data Bus Width32/64 bit
Moisture SensitiveYes
Factory Pack Quantity84
VersionGen2
12-Lane 12-Port PCIe® Gen2
System Interconnect Switch
®
89HPES12NT12G2
Datasheet
Device Overview
The 89HPES12NT12G2 is a member of the IDT family of PCI
Express® switching solutions. The PES12NT12G2 is a 12-lane, 12-port
system interconnect switch optimized for PCI Express Gen2 packet
switching in high-performance applications, supporting multiple simulta-
neous peer-to-peer traffic flows. Target applications include multi-host or
intelligent I/O based systems where inter-domain communication is
required, such as servers, storage, communications, and embedded
systems.
Features
High Performance Non-Blocking Switch Architecture
12-lane, 12-port PCIe switch with flexible port configuration
Integrated SerDes supports 5.0 GT/s Gen2 and 2.5 GT/s
Gen1 operation
Delivers up to 12 GBps (96 Gbps) of switching capacity
Supports 128 Bytes to 2 KB maximum payload size
Low latency cut-through architecture
Supports one virtual channel and eight traffic classes
Port Configurability
Twelve x1 ports configurable as follows:
One x4 stack
• Four x1 ports (ports 0 through 3 are not capable of
merging with an adjacent port)
Two x4 stacks configurable as:
• Two x4 ports
• Four x2 ports
• Eight x1 ports
Automatic per port link width negotiation
(x4
x2
x1)
Crosslink support
Automatic lane reversal
Per lane SerDes configuration
De-emphasis
Receive equalization
Drive strength
Innovative Switch Partitioning Feature
Supports up to 4 fully independent switch partitions
Logically independent switches in the same device
Configurable downstream port device numbering
Supports dynamic reconfiguration of switch partitions
Dynamic port reconfiguration — downstream, upstream,
non-transparent bridge
Dynamic migration of ports between partitions
Movable upstream port within and between switch partitions
Non-Transparent Bridging (NTB) Support
Supports up to 3 NT endpoints per switch, each endpoint can
communicate with other switch partitions or external PCIe
domains or CPUs
6 BARs per NT Endpoint
Bar address translation
All BARs support 32/64-bit base and limit address translation
Two BARs (BAR2 and BAR4) support look-up table based
address translation
32 inbound and outbound doorbell registers
4 inbound and outbound message registers
Supports up to 64 masters
Unlimited number of outstanding transactions
Multicast
Compliant with the PCI-SIG multicast
Supports 64 multicast groups
Supports multicast across non-transparent port
Multicast overlay mechanism support
ECRC regeneration support
Integrated Direct Memory Access (DMA) Controllers
Supports up to 2 DMA upstream ports, each with 2 DMA chan-
nels
Supports 32-bit and 64-bit memory-to-memory transfers
Fly-by translation provides reduced latency and increased
performance over buffered approach
Supports arbitrary source and destination address alignment
Supports intra- as well as inter-partition data transfers using
the non-transparent endpoint
Supports DMA transfers to multicast groups
Linked list descriptor-based operation
Flexible addressing modes
Linear addressing
Constant addressing
Quality of Service (QoS)
Port arbitration
Round robin
Request metering
IDT proprietary feature that balances bandwidth among
switch ports for maximum system throughput
High performance switch core architecture
Combined Input Output Queued (CIOQ) switch architecture
with large buffers
Clocking
Supports 100 MHz and 125 MHz reference clock frequencies
Flexible port clocking modes
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
1 of 32
2013 Integrated Device Technology, Inc
December 16, 2013

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 514  1639  1031  837  2434  11  33  21  17  50 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号