EEWORLDEEWORLDEEWORLD

Part Number

Search

74LV125DB112

Description
Buffers & Line Drivers QUAD BUFR/DRVR OE
Categorysemiconductor    logic   
File Size92KB,16 Pages
ManufacturerNXP
Websitehttps://www.nxp.com
Download Datasheet Parametric Compare View All

74LV125DB112 Online Shopping

Suppliers Part Number Price MOQ In stock  
74LV125DB112 - - View Buy Now

74LV125DB112 Overview

Buffers & Line Drivers QUAD BUFR/DRVR OE

74LV125DB112 Parametric

Parameter NameAttribute value
Product AttributeAttribute Value
ManufacturerNXP
Product CategoryBuffers & Line Drivers
RoHSDetails
Number of Input Lines4 Input
Number of Output Lines4 Output
PolarityNon-Inverting
Supply Voltage - Max5.5 V
Supply Voltage - Min1 V
Minimum Operating Temperature- 40 C
Maximum Operating Temperature+ 125 C
Mounting StyleSMD/SMT
Package / CaseSOT-337-14
PackagingTube
FunctionBuffer/Line Driver
Height1.8 mm (Max)
Length6.4 mm (Max)
Output Type3-State
Quiescent Current160 uA
TechnologyCMOS
Width5.4 mm (Max)
Logic FamilyLV
Number of Channels4
Supply Current - Max160 uA
High Level Output Current- 16 mA
Input Signal TypeSingle-Ended
Low Level Output Current16 mA
Operating Supply Voltage3.3 V
Propagation Delay Time55 ns at 1.2 V, 19 ns at 2 V, 14 ns at 2.7 V, 10 ns at 3.3 V
Factory Pack Quantity1092
74LV125
Quad buffer/line driver; 3-state
Rev. 03 — 7 April 2009
Product data sheet
1. General description
The 74LV125 is a low-voltage Si-gate CMOS device that is pin and function compatible
with 74HC125 and 74HCT125.
The 74LV125 provides four non-inverting buffer/line drivers with 3-state outputs. The
3-state outputs (nY) are controlled by the output enable input (nOE). A HIGH at nOE
causes the outputs to assume a high-impedance OFF-state.
2. Features
I
I
I
I
I
Wide operating voltage: 1.0 V to 5.5 V
Optimized for low voltage applications: 1.0 V to 3.6 V
Accepts TTL input levels between V
CC
= 2.7 V and V
CC
= 3.6 V
Typical output ground bounce < 0.8 V at V
CC
= 3.3 V and T
amb
= 25
°C
Typical HIGH-level output voltage (V
OH
) undershoot: > 2 V at V
CC
= 3.3 V and
T
amb
= 25
°C
I
ESD protection:
N
HBM JESD22-A114E exceeds 2000 V
N
MM JESD22-A115-A exceeds 200 V
I
Multiple package options
I
Specified from
−40 °C
to +85
°C
and from
−40 °C
to +125
°C
3. Ordering information
Table 1.
Ordering information
Package
Temperature range
74LV125N
74LV125D
74LV125DB
74LV125PW
−40 °C
to +125
°C
−40 °C
to +125
°C
−40 °C
to +125
°C
−40 °C
to +125
°C
Name
DIP14
SO14
SSOP14
TSSOP14
Description
plastic dual in-line package; 14 leads (300 mil)
plastic small outline package; 14 leads;
body width 3.9 mm
plastic shrink small outline package; 14 leads;
body width 5.3 mm
plastic thin shrink small outline package; 14 leads;
body width 4.4 mm
Version
SOT27-1
SOT108-1
SOT337-1
SOT402-1
Type number

74LV125DB112 Related Products

74LV125DB112 74LV125D-T 74LV125PW 74LV125D,118
Description Buffers & Line Drivers QUAD BUFR/DRVR OE Buffers & Line Drivers QUAD BUFR/DRVR OE ACTIVE LOW Buffers & Line Drivers QUAD BUFR/DRVR OE ACTIVE LOW Buffers and Line Drivers QUAD BUFR/DRVR OE
Is it Rohs certified? - conform to conform to conform to
Maker - NXP NXP NXP
Parts packaging code - SOIC TSSOP SOIC
package instruction - 3.90 MM, PLASTIC, MS-012, SOT108-1, SOP-14 TSSOP, TSSOP14,.25 SOP, SOP14,.25
Contacts - 14 14 14
Reach Compliance Code - unknown unknown compliant
series - LV/LV-A/LVX/H LV/LV-A/LVX/H LV/LV-A/LVX/H
JESD-30 code - R-PDSO-G14 R-PDSO-G14 R-PDSO-G14
JESD-609 code - e4 e4 e4
length - 8.65 mm 5 mm 8.65 mm
Load capacitance (CL) - 50 pF 50 pF 50 pF
Logic integrated circuit type - BUS DRIVER BUS DRIVER BUS DRIVER
Humidity sensitivity level - 1 1 1
Number of digits - 1 1 1
Number of functions - 4 4 4
Number of ports - 2 2 2
Number of terminals - 14 14 14
Maximum operating temperature - 125 °C 125 °C 125 °C
Minimum operating temperature - -40 °C -40 °C -40 °C
Output characteristics - 3-STATE 3-STATE 3-STATE
Output polarity - TRUE TRUE TRUE
Package body material - PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code - SOP TSSOP SOP
Package shape - RECTANGULAR RECTANGULAR RECTANGULAR
Package form - SMALL OUTLINE SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE
Peak Reflow Temperature (Celsius) - 260 260 260
propagation delay (tpd) - 31 ns 31 ns 31 ns
Certification status - Not Qualified Not Qualified Not Qualified
Maximum seat height - 1.75 mm 1.1 mm 1.75 mm
Maximum supply voltage (Vsup) - 5.5 V 5.5 V 5.5 V
Minimum supply voltage (Vsup) - 1 V 1 V 1 V
Nominal supply voltage (Vsup) - 3.3 V 3.3 V 3.3 V
surface mount - YES YES YES
technology - CMOS CMOS CMOS
Temperature level - AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE
Terminal surface - NICKEL PALLADIUM GOLD Nickel/Palladium/Gold (Ni/Pd/Au) NICKEL PALLADIUM GOLD
Terminal form - GULL WING GULL WING GULL WING
Terminal pitch - 1.27 mm 0.65 mm 1.27 mm
Terminal location - DUAL DUAL DUAL
Maximum time at peak reflow temperature - 30 30 30
width - 3.9 mm 4.4 mm 3.9 mm

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 862  2020  2176  2386  2834  18  41  44  49  58 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号