EEWORLDEEWORLDEEWORLD

Part Number

Search

DS1013S-12

Description
SILICON DELAY LINE, TRUE OUTPUT, PDIP14
Categorylogic    logic   
File Size50KB,6 Pages
ManufacturerDALLAS
Websitehttp://www.dalsemi.com
Download Datasheet Parametric View All

DS1013S-12 Online Shopping

Suppliers Part Number Price MOQ In stock  
DS1013S-12 - - View Buy Now

DS1013S-12 Overview

SILICON DELAY LINE, TRUE OUTPUT, PDIP14

DS1013S-12 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
Reach Compliance Codeunknow
JESD-30 codeR-PDSO-G16
JESD-609 codee0
Number of functions3
Number of taps/steps1
Number of terminals16
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Encapsulate equivalent codeSOP16,.4
Package shapeRECTANGULAR
Package formSMALL OUTLINE
power supply5 V
Maximum supply current (ICC)70 mA
programmable delay lineNO
Prop。Delay @ Nom-Su12 ns
Certification statusNot Qualified
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Base Number Matches1
DS1013
3-in-1 Silicon Delay Line
www.dalsemi.com
FEATURES
All-silicon time delay
3 independent buffered delays
Delay tolerance ±2ns for -10 through –60
Stable and precise over temperature and
voltage range
Leading and trailing edge accuracy
Economical
Auto-insertable, low profile
Standard 14-pin DIP, 8-pin DIP, or 16-pin
SOIC
Low-power CMOS
TTL/CMOS-compatible
Vapor phase, IR and wave solderable
Custom delays available
Quick turn prototypes
Extended temperature ranges available
PIN ASSIGNMENT
IN 1
NC
IN 2
NC
IN 3
NC
GND
1
2
3
4
5
6
7
14
13
12
11
10
9
8
V
CC
NC
OUT 1
NC
OUT 2
NC
IN 1
NC
NC
IN 2
NC
IN 3
NC
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
V
CC
NC
NC
OUT 1
NC
OUT 2
NC
OUT 3
OUT 3 GND
DS1013 14-pin DIP (300-mil)
See Mech. Drawings Section
DS1013S 16-pin SOIC
(300-mil)
See Mech. Drawings Section
8
7
6
5
V
CC
OUT 1
OUT 2
OUT 3
IN 1
IN 2
IN 3
GND
1
2
3
4
DS1013M 8-pin DIP (300-mil)
See Mech. Drawings Section
PIN DESCRIPTION
IN 1, IN 2, IN 3
OUT 1, OUT 2, OUT 3
GND
V
CC
NC
- Inputs
- Outputs
- Ground
- +5 Volts
- No Connection
DESCRIPTION
The DS1013 series of delay lines has three independent logic buffered delays in a single package. The
devices are offered in a standard 14-pin DIP which is pin-compatible with hybrid delay lines. Alternative
8-pin DIP and surface mount packages are available which save PC board area. Since the DS1013
products are an all silicon solution, better economy is achieved when compared to older methods using
hybrid techniques. The DS1013 series delay lines provide a nominal accuracy of
±2ns
for delay times
ranging from 10 ns to 60 ns, increasing to 5% for delays of 150 ns and longer. The DS1013 delay line
reproduces the input logic state at the output after a fixed delay as specified by the dash number extension
of the part number. The DS1013 is designed to reproduce both leading and trailing edges with equal
precision. Each output is capable of driving up to 10 74LS loads. Dallas Semiconductor can customize
standard products to meet special needs. For special requests and rapid delivery, call (972) 371–4348.
1 of 6
111799
WINCE5 save desktop files
I want to ask why my WINCE HIVE registry can be saved successfully but I can't put the file on the desktop. Because after restarting, the file on the desktop is gone.. Why is this?...
13711088469 Embedded System
About STM8Sschematics voltage
What are the high and low potential trigger voltages for STM8S schematics? Which document explains it?...
qjc221 stm32/stm8
Are the right angles in the diagram not allowed?
The circled area is what I call a right angle. Lines connected to the edge of the post in other ways will also form an acute angle and an obtuse angle. I remember that acute angles are also not allowe...
chen468859 PCB Design
EEWORLD University Hall----Detailed explanation of TI's mid-power audio amplifier development software PurePath Console 3
TI mid-power audio amplifier development software PurePath Console 3 detailed explanation : https://training.eeworld.com.cn/course/5658...
hi5 Talking
It’s graduation season again, and how many of our forum members are about to leave their college life!
Graduation is always accompanied by joy, sadness, and confusion... How do you feel now? What will be our mood and expression when the bachelor's hat is thrown high up?Let's share our graduation photos...
maylove Talking
[Altera SOC Experience Tour] SoC FPGA DSP Advanced---NEON High-Performance Media Engine (Preface)
[i=s] This post was last edited by CMika on 2015-5-5 17:11 [/i] [font=新宋体][size=2] [/size][/font][font=新宋体][size=3] It has been almost half a year since the event started. The Chinese New Year interru...
CMika FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2156  2654  1735  2715  2133  44  54  35  55  43 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号