EEWORLDEEWORLDEEWORLD

Part Number

Search

FIN1218

Description
LVDS 21-Bit Serializers/De-Serializers
File Size455KB,17 Pages
ManufacturerFairchild
Websitehttp://www.fairchildsemi.com/
Download Datasheet Compare View All

FIN1218 Overview

LVDS 21-Bit Serializers/De-Serializers

FIN1217 • FIN1218 • FIN1215 • FIN1216 LVDS 21-Bit Serializers/De-Serializers
October 2003
Revised March 2005
FIN1217 • FIN1218 •
FIN1215 • FIN1216
LVDS 21-Bit Serializers/De-Serializers
General Description
The FIN1217 and FIN1215 transform 21-bit wide parallel
LVTTL (Low Voltage TTL) data into 3 serial LVDS (Low
Voltage Differential Signaling) data streams. A phase-
locked transmit clock is transmitted in parallel with the data
stream over a separate LVDS link. Every cycle of transmit
clock 21 bits of input LVTTL data are sampled and trans-
mitted.
The FIN1218 and FIN1216 receive and convert the 3 serial
LVDS data streams back into 21 bits of LVTTL data. Refer
to Table 1 for a matrix summary of the Serializers and De-
serializers available. For the FIN1217, at a transmit clock
frequency of 85 MHz, 21 bits of LVTTL data are transmitted
at a rate of 595 Mbps per LVDS channel.
These chipsets are an ideal solution to solve EMI and cable
size problems associated with wide and high-speed TTL
interfaces.
Features
s
Low power consumption
s
20 MHz to 85 MHz shift clock support
s
50% duty cycle on the clock output of receiver
s
r
1V common-mode range around 1.2V
s
Narrow bus reduces cable size and cost
s
High throughput (up to 1.785 Gbps throughput)
s
Up to 595 Mbps per channel
s
Internal PLL with no external component
s
Compatible with TIA/EIA-644 specification
s
Devices are offered in 48-lead TSSOP packages
Ordering Code:
Order Number
FIN1215MTD
FIN1215MTDX_NL
(Note 1)
FIN1216MTD
FIN1216MTDX_NL
(Note 1)
FIN1217MTD
FIN1218MTD
Package
Number
MTD48
MTD48
MTD48
MTD48
MTD48
MTD48
Package Description
48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide
Pb-Free 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm
Wide
48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide
Pb-Free 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm
Wide
48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide
48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide
Devices also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering code.
Note 1:
“_NL” indicates Pb-Free package (per JEDEC J-STD-020B). Device available in Tape and Reel only.
© 2005 Fairchild Semiconductor Corporation
DS500876
www.fairchildsemi.com

FIN1218 Related Products

FIN1218 FIN1215 FIN1217_05 FIN1217 FIN1218MTD FIN1216MTDX_NL FIN1216 FIN1215MTDX_NL
Description LVDS 21-Bit Serializers/De-Serializers LVDS 21-Bit Serializers/De-Serializers LVDS 21-Bit Serializers/De-Serializers LVDS 21-Bit Serializers/De-Serializers LVDS 21-Bit Serializers/De-Serializers LVDS 21-Bit Serializers/De-Serializers LVDS 21-Bit Serializers/De-Serializers LVDS 21-Bit Serializers/De-Serializers
Power chip
If you need power chips, especially in DC-DC and HDMI SWITCHING, please contact Wang Jian at 0755-26063135. Thank you!...
jas MCU
Challenge function implementation
[i=s] This post was last edited by bkn1860 on 2018-2-7 14:30 [/i] The hex test published previously has problems, please update the hex file:========================================== After several da...
bkn1860 ST - Low Power RF
Keil debugging Hardfault_Hander
I wrote a program today. Since I didn't test it last time, it took a long time to debug. So I planned to write a test program to see if the values of the variables were correct. The result is... See t...
18349369809 Microcontroller MCU
◆ Sky Technology (Beijing) Co., Ltd. ◆ Recruiting Symbian C++, Windows Mobile development engineers
Sky Technology (Beijing) Co., Ltd. (hereinafter referred to as Sky Technology) was established in June 2005. Its office address is located in Zhongguancun High-tech Park in Shangdi, the center of Beij...
frankwz Embedded System
Verilog Typical Circuit Design_Huawei
...
至芯科技FPGA大牛 FPGA/CPLD
Come and report
I just became a moderator, and there are many things I may not understand yet. Please give me more advice and help. Thank you. :P Hehe....
fengxin Suggestions & Announcements

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 40  1082  1494  2710  253  1  22  31  55  6 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号