EEWORLDEEWORLDEEWORLD

Part Number

Search

CD4724BC_02

Description
4000/14000/40000 SERIES, LOW LEVEL TRIGGERED D LATCH, TRUE OUTPUT, PDSO16
Categorysemiconductor    logic   
File Size72KB,7 Pages
ManufacturerFairchild
Websitehttp://www.fairchildsemi.com/
Download Datasheet Parametric Compare View All

CD4724BC_02 Overview

4000/14000/40000 SERIES, LOW LEVEL TRIGGERED D LATCH, TRUE OUTPUT, PDSO16

CD4724BC_02 Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals16
Maximum operating temperature125 Cel
Minimum operating temperature-55 Cel
Maximum supply/operating voltage15 V
Minimum supply/operating voltage3 V
Rated supply voltage5 V
Processing package description0.150 INCH, MS-012, SOIC-16
Lead-freeYes
EU RoHS regulationsYes
stateACTIVE
CraftsmanshipCMOS
packaging shapeRECTANGULAR
Package SizeSMALL OUTLINE
surface mountYes
Terminal formGULL WING
Terminal spacing1.27 mm
terminal coatingMATTE TIN
Terminal locationDUAL
Packaging MaterialsPLASTIC/EPOXY
Temperature levelMILITARY
series4000/14000/40000
Logic IC typeD LATCH
Number of digits1
Output polarityTRUE
propagation delay TPD400 ns
Trigger typeLOW LEVEL
CD4724BC 8-Bit Addressable Latch
October 1987
Revised May 2002
CD4724BC
8-Bit Addressable Latch
General Description
The CD4724BC is an 8-bit addressable latch with three
address inputs (A0–A2), an active low enable input (E),
active high clear input (C
L
), a data input (D) and eight out-
puts (Q0–Q7).
Data is entered into a particular bit in the latch when that is
addressed by the address inputs and the enable (E) is
LOW. Data entry is inhibited when enable (E) is HIGH.
When clear (C
L
) and enable (E) are HIGH, all outputs are
LOW. When clear (C
L
) is HIGH and enable (E) is LOW, the
channel demultiplexing occurs. The bit that is addressed
has an active output which follows the data input while all
unaddressed bits are held LOW. When operating in the
addressable latch mode (E
=
C
L
=
LOW), changing more
than one bit of the address could impose a transient wrong
address. Therefore, this should only be done while in the
memory mode (E
=
HIGH, C
L
=
LOW).
Features
s
Wide supply voltage range:
s
Low power TTL compatibility:
fan out of 2 driving 74L or 1 driving 74LS
s
Serial to parallel capability
s
Storage register capability
s
Random (addressable) data entry
s
Active high demultiplexing capability
s
Common active high clear
3.0V to 15V
s
High noise immunity: 0.45 V
DD
(typ.)
Ordering Code:
Order Number
CD4724BCM
CD4724BCN
Package Number
M16A
N16E
Package Description
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
Connection Diagram
Truth Table
Mode Selection
E
C
L
Addressed
Latch
L
H
L
H
L
L
Follows Data
Unaddressed
Latch
Holds Previous
Data
Addressable
Latch
Memory
Demultiplexer
Clear
Mode
Hold Previous Holds Previous
Data
Data
Reset to “0”
Reset to “0”
H Follows Data
H Reset to “0”
Top View
© 2002 Fairchild Semiconductor Corporation
DS006003
www.fairchildsemi.com

CD4724BC_02 Related Products

CD4724BC_02 CD4724BC CD4724BCN
Description 4000/14000/40000 SERIES, LOW LEVEL TRIGGERED D LATCH, TRUE OUTPUT, PDSO16 4000/14000/40000 SERIES, LOW LEVEL TRIGGERED D LATCH, TRUE OUTPUT, PDSO16 4000/14000/40000 SERIES, LOW LEVEL TRIGGERED D LATCH, TRUE OUTPUT, PDSO16
Number of functions 1 1 1
Number of terminals 16 16 16
Maximum operating temperature 125 Cel 125 Cel 125 °C
Minimum operating temperature -55 Cel -55 Cel -55 °C
surface mount Yes Yes NO
Terminal form GULL WING GULL WING THROUGH-HOLE
Terminal location DUAL DUAL DUAL
Temperature level MILITARY MILITARY MILITARY
series 4000/14000/40000 4000/14000/40000 4000/14000/40000
Number of digits 1 1 1
Output polarity TRUE TRUE TRUE
Trigger type LOW LEVEL LOW LEVEL LOW LEVEL
Maximum supply/operating voltage 15 V 15 V -
Minimum supply/operating voltage 3 V 3 V -
Rated supply voltage 5 V 5 V -
Processing package description 0.150 INCH, MS-012, SOIC-16 0.150 INCH, MS-012, SOIC-16 -
Lead-free Yes Yes -
EU RoHS regulations Yes Yes -
state ACTIVE ACTIVE -
Craftsmanship CMOS CMOS -
packaging shape RECTANGULAR RECTANGULAR -
Package Size SMALL OUTLINE SMALL OUTLINE -
Terminal spacing 1.27 mm 1.27 mm -
terminal coating MATTE TIN MATTE TIN -
Packaging Materials PLASTIC/EPOXY PLASTIC/EPOXY -
Logic IC type D LATCH D LATCH -
propagation delay TPD 400 ns 400 ns -

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1147  2554  2414  2273  719  24  52  49  46  15 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号