EEWORLDEEWORLDEEWORLD

Part Number

Search

X98027L128-3.3

Description
SPECIALTY CONSUMER CIRCUIT, PQFP128, 14 X 20 MM, MS-022, MQFP-128
CategoryOther integrated circuit (IC)    Consumption circuit   
File Size433KB,29 Pages
ManufacturerIntersil ( Renesas )
Websitehttp://www.intersil.com/cda/home/
Environmental Compliance
Download Datasheet Compare View All

X98027L128-3.3 Overview

SPECIALTY CONSUMER CIRCUIT, PQFP128, 14 X 20 MM, MS-022, MQFP-128

S-
SIGN E
DE
N E W P A TI B L
F OR
OM
DED 100% C VE
I
ME N
A
COM -275 IS TERNAT
Data Sheet
RE
NOT SL98001 VED AL
I
O
T HE
I M PR
®
X98027
March 8, 2006
FN8221.3
275MHz Triple Video Digitizer with
Digital PLL
The X98027 3-channel, 8-bit Analog Front End (AFE)
contains all the components necessary to digitize analog
RGB or YUV graphics signals from personal computers,
workstations and video set-top boxes. The fully differential
analog design provides high PSRR and dynamic
performance to meet the stringent requirements of the
graphics display industry. The AFE’s 275MSPS conversion
rate supports resolutions up to QXGA at 60Hz refresh rate,
while the front end's high input bandwidth ensures sharp
images at the highest resolutions.
To minimize noise, the X98027's analog section features 2
sets of pseudo-differential RGB inputs with programmable
input bandwidth, as well as internal DC restore clamping
(including mid-scale clamping for YUV signals). This is
followed by the programmable gain/offset stage and the
three 275MSPS Analog-to-Digital Converters (ADCs).
Automatic Black Level Compensation (ABLC™) eliminates
part-to-part offset variation, ensuring perfect black level
performance in every application.
The X98027's digital PLL generates a pixel clock from the
analog source's HSYNC or SOG (Sync-On-Green) signals.
Pixel clock output frequencies range from 10MHz to 275MHz
with sampling clock jitter of 250ps peak to peak.
Features
• 275MSPS maximum conversion rate
• Low PLL clock jitter (250ps p-p @ 275MSPS)
• 64 interpixel sampling positions
• 0.35V
p-p
to 1.4V
p-p
video input range
• Programmable bandwidth (100MHz to 780MHz)
• 2 channel input multiplexer
• RGB and YUV 4:2:2 output formats
• 5 embedded voltage regulators allow operation from
single 3.3V supply and enhance performance, isolation
• Completely independent 8 bit gain/10 bit offset control
• CSYNC and SOG support
• Trilevel sync detection
• 1.2W typical P
D
@ 275MSPS
• Pb-free plus anneal available (RoHS compliant)
Applications
• LCD Monitors and Projectors
• Digital TVs
• Plasma Display Panels
• RGB Graphics Processing
• Scan Converters
Simplified Block Diagram
Offset
DAC
ABLC™
RGB/YPbPr
IN
1
RGB/YPbPr
IN
2
3
3
Voltage
Clamp
PGA
+
8 or 16
8 bit ADC
x3
RGB/YUV
OUT
HSYNC
OUT
VSYNC
OUT
SOG
IN
1/2
HSYNC
IN
1/2
VSYNC
IN
1/2
Sync
Processing
Digital PLL
HS
OUT
PIXELCLK
OUT
AFE Configuration and Control
1
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 1-888-468-3774
|
Intersil (and design) is a registered trademark of Intersil Americas Inc.
Copyright Intersil Americas Inc. 2005, 2006. All Rights Reserved
All other trademarks mentioned are the property of their respective owners.

X98027L128-3.3 Related Products

X98027L128-3.3 X98027L128-3.3-Z X98027_06
Description SPECIALTY CONSUMER CIRCUIT, PQFP128, 14 X 20 MM, MS-022, MQFP-128 SPECIALTY CONSUMER CIRCUIT, PQFP128, 14 X 20 MM, ROHS COMPLIANT, MS-022, MQFP-128 275MHz Triple Video Digitizer with Digital PLL

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1787  417  2883  324  2755  36  9  59  7  56 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号