EEWORLDEEWORLDEEWORLD

Part Number

Search

ZSP500

Description
Highly Efficient Quad-MAC DSP Core
File Size56KB,2 Pages
ManufacturerLSC/CSI
Websitehttps://lsicsi.com
Download Datasheet Compare View All

ZSP500 Overview

Highly Efficient Quad-MAC DSP Core

ZSP540 - Highly Efficient
Quad-MAC DSP Core
O V E RV I E W
The ZSP540 processor core is a high-performance/power-efficient Quad-
MAC/Six-ALU implementation of the ZSP G2 architecture. The ZSP540 utilizes a
16-bit architecture with extensive 32-bit capabilities and sets an unmatched
balance of performance/power/size and memory utilization efficiency. The
®
C O R E F E AT U R E S
• Quad-MAC/Six-ALU DSP core
• 4+1 instructions per cycle
• Up to 350MHz, 8-stage pipeline design
• Up to 1750 million instructions/sec
• Dual 64-bit wide Load/Store data ports
• Z.Turbo coprocessor extensions capable
Z.Turbo feature provides the SOC designer with the option to extend the ZSP540
Instruction Set and the ability to add application-specific acceleration logic.
TARGET MARKETS
2.5/3G wireless baseband processing
Multimedia wireless and mobile devices
Cable/xDSL
Wireless LAN (WLAN)
Set-top box and home gateways
Multi-channel Voice Over IP (VoIP)
Software Defined Radio (SDR)
• 24-bit address space
• HW managed instructions scheduling
• HW/SW controlled power management
• Real-time trace and profiling capability
• Full AMBA/AHB support (optional)
• JTAG debug interface
• Static, single phase clocked design
• Compatible with all other ZSP cores
A P P L I C AT I O N B E N E F I T S
High-performance DSP capabilities
Excellent power/cost/speed balance
Excellent multimedia audio/video processing
Power efficient baseband processing performance
DSP and system control functions handling capabilities
A R C H I T E C T U R E F E AT U R E S
• Embedded control processing efficiency
• 32-bit addressing capabilities
• 16 and 32-bit standard instruction set
• Extensive 32-bit and 40-bit support
• Easy to program instruction set
Prefetch Unit (PFU)
128-bit
Instruction Cache
Instruction
Sequence Unit
(ISU)
Pipeline
Control Unit
(PCU)
Interrupt Control
• Load/store register based instructions
• Outstanding code density
• User extensible instruction set
64-bit
64-bit
Load/Store Unit (LSU)
Dual AGU
Co-Processor IF
Register File
Debug IF
File
S U P P O RT
• Highly optimized C-compiler
• Multimedia, voice and wireless experts
• Local support by ZSP solution experts
Bypass Logic
Timers
Multiply/ALU Unit 0
40-bit
ALU
16x16
MAC
16x16
MAC
Multiply/ALU Unit 1
40-bit
ALU
16x16
MAC
16x16
MAC
ALU Unit
16-bit
ALU
16-bit
ALU

ZSP500 Related Products

ZSP500 ZSP200 ZSP400 ZSP540 ZSP600
Description Highly Efficient Quad-MAC DSP Core Highly Efficient Quad-MAC DSP Core Highly Efficient Quad-MAC DSP Core Highly Efficient Quad-MAC DSP Core Highly Efficient Quad-MAC DSP Core

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1325  1326  1820  834  443  27  37  17  9  31 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号