EEWORLDEEWORLDEEWORLD

Part Number

Search

550AD840M000BGR

Description
LVPECL Output Clock Oscillator, 840MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size556KB,44 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

550AD840M000BGR Overview

LVPECL Output Clock Oscillator, 840MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

550AD840M000BGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Maximum control voltage3.3 V
Minimum control voltage
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
Frequency offset/pull rate80 ppm
frequency stability50%
JESD-609 codee4
Manufacturer's serial number550
Installation featuresSURFACE MOUNT
Nominal operating frequency840 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size177.8mm x 127.0mm x 41.91mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
Si550
V
O L TA G E
- C
O N T R O L L E D
C
R Y S TA L
O
S C I L L A T O R
(V CX O)
10 MH
Z T O
1.4 G H
Z
Features
Available with any-rate output
frequencies from 10 MHz to
945 MHz and selected frequencies
to 1.4 GHz
3rd generation DSPLL
®
with
superior jitter performance
3x better frequency stability than
SAW based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, & CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Lead-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET / SDH
xDSL
10 GbE LAN / WAN
Low-jitter clock generation
Optical modules
Clock and data recovery
Pin Assignments:
See page 6.
(Top View)
V
C
1
2
3
6
5
4
V
DD
Description
The Si550 VCXO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry to
provide a low-jitter clock at high frequencies. The Si550 is available with
any-rate output frequency from 10 to 945 MHz and selected frequencies to
1400 MHz. Unlike traditional VCXO’s where a different crystal is required for
each output frequency, the Si550 uses one fixed crystal to provide a wide
range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In
addition, DSPLL clock synthesis provides superior supply noise rejection,
simplifying the task of generating low-jitter clocks in noisy environments
typically found in communication systems. The Si550 IC-based VCXO is
factory configurable for a wide variety of user specifications, including
frequency, supply voltage, output format, tuning slope, and temperature
stability. Specific configurations are factory programmed at time of shipment,
thereby eliminating long lead times associated with custom oscillators.
OE
GND
CLK–
CLK+
Functional Block Diagram
V
DD
CLK–
CLK+
Fixed
Frequency
XO
Any-rate
10-1400 MHz
DSPLL
®
Clock Synthesis
ADC
Vc
OE
GND
Rev. 0.5 7/06
Copyright © 2006 by Silicon Laboratories
Si550
Home IoT access control part
The entire access control part is like using a 430 chip as a companion chip. The program flow on the 430 is as shown aboveSome program codes are in the attachmentFinally, let me share an example of TI...
zca123 DIY/Open Source Hardware
Questions about the ADC12 module
#include#include "BoardConfig.h" #define uint unsigned int #define uchar unsigned char uchar static adc_flag=0; uchar static count=0; void int_clk() { uchar i; BCSCTL1=~XT2OFF; BCSCTL2|SELM1+SELS; do ...
chen502 Microcontroller MCU
5G Common Terms and Abbreviations
Note: The article content comes from www.keysight.com.cn2G The second generation of digital cellular networks used by mobile phones, designed to replace the first generation of wireless communication ...
btty038 RF/Wirelessly
Share a GCC programming problem with everyone##
Question 1: What is the range of the double type?double +/- 1.79769e+308What does the e in here mean?Is it 10 to the power of 308 or 2.818 to the power of 308?Problem 2: Super Least Common Multiple[co...
37°男人 Programming Basics
Need help, CCS3.3 programming F2812
Hello everyone, I just started to learn DSP and completed the hardware simulation of F2812. Now I want to try to use CCS3.3 to burn the firmware program to F2812. I encountered the following problems:...
jiangkeqin_sy DSP and ARM Processors
CPU\memory\task\abnormal monitoring in vxworks environment
Task running status monitoring The status information of a task during running mainly includes task name, task status, current CPU usage ratio, task priority, etc. The Spy tool of VxWorks uses the int...
h_g_y Real-time operating system RTOS

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 391  1635  24  2845  1427  8  33  1  58  29 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号