EEWORLDEEWORLDEEWORLD

Part Number

Search

531NB777M000DGR

Description
LVDS Output Clock Oscillator, 777MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

531NB777M000DGR Overview

LVDS Output Clock Oscillator, 777MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531NB777M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency777 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Weifu emulator usage issues
I just installed a simulation software from WeiFu, and tried the built-in assembler program. It said that the compiler was not installed or the compiler path was wrong. The built-in documentation said...
haoya84 Embedded System
A7105 DHT11 wireless temperature and humidity acquisition
I made this for a friend. He thought it was NRF24L01 and bought it. But it didn't work at all. After reading the data sheet carefully, I found that the frequency difference between the sending and rec...
qq779089973 51mcu
Tips and tricks: Juniper firewall command line troubleshooting tool (snoop)
Snoop is another effective troubleshooting tool for Juniper firewalls. The difference between it and debug flow basic is that snoop is similar to capturing packets on the interface of the firewall. It...
c289344670 Embedded System
NUCLEO_G431RB Review Add UART
[i=s]This post was last edited by viphotman on 2019-10-9 13:30[/i]Add UART to NUCLEO_G431RB ADC evaluation routine A hardware circuitThe UART of G431 is connected to the virtual serial port of ST LINK...
viphotman stm32/stm8
LPC1549 GPIO P0.27 output problem
[i=s]This post was last edited by littleshrimp on 2014-8-14 09:09[/i] When adjusting the SPI of LPC1549, I want to use GPIO to control the level of P0.27. The data of DIR and PIN registers in the code...
littleshrimp NXP MCU
Help with some symbols on the schematic [B,N,JP]
I got a PDF schematic. This is the HDMI connection, the other side is the network label, until the HDMI ESD device, what is the B label?Below is the HDMI ESD device, what is the N label?This is the I2...
cl17726 PCB Design

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 543  1157  1262  1836  1777  11  24  26  37  36 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号