EEWORLDEEWORLDEEWORLD

Part Number

Search

531MB566M000DGR

Description
LVPECL Output Clock Oscillator, 566MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

531MB566M000DGR Overview

LVPECL Output Clock Oscillator, 566MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531MB566M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency566 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
[Renesas Electronics MCU Kit Free Trial] Preliminary 2
After the adjustment, I was thinking: What should I do with this small MCU? In fact, imagination is not as good as reality. There are two small things that are needed in life. Let me see how to realiz...
lcdi Renesas Electronics MCUs
WinCE memory allocation and system single-step debugging issues
The first question: After the WinCE system starts, in my device--control panel--system--memory options, you can manually adjust the size of program memory and storage memory. By default, it seems to b...
shuohua Embedded System
Can anyone help me find the specification sheet of the PESD5VOU1BL TVS tube from NXP? [Solved]
[i=s]This post was last edited by okhxyyo on 2015-2-14 15:28[/i] As the title says, please help me. I have searched the Internet for a long time but couldn't find it....
okhxyyo PCB Design
Application of TPS61046 dual output in optical communication
[i=s]This post was last edited by alan000345 on 2019-1-2 09:17[/i] [align=left][color=rgb(85, 85, 85)][font="][size=14px][b]Author: TI engineer Wanda Wang[/b][/size][/font][/color][/align] [align=left...
alan000345 Energy Infrastructure?
Cadence problem help-----------6! :::: About the definition of chip pins
Draw schematics with orcad. Question 1: In the previous post, brother gutcw said: "Bidirectional data port, such as the DATA line with data in and out. Open Collector. The internal output transistor c...
beastest Embedded System
How to prevent PCB board warping
1. Why do circuit boards require to be very flat? On the automated insertion line, if the printed board is not flat, it will cause inaccurate positioning, and the components cannot be inserted into th...
ESD技术咨询 PCB Design

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 262  2166  2174  2279  987  6  44  46  20  32 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号