EEWORLDEEWORLDEEWORLD

Part Number

Search

5962F-0422901QXX

Description
FPGA, 1536 CLBS, 320640 GATES, CQFP208, CERAMIC, QFP-208
CategoryProgrammable logic devices    Programmable logic   
File Size802KB,40 Pages
ManufacturerCobham Semiconductor Solutions
Download Datasheet Parametric View All

5962F-0422901QXX Overview

FPGA, 1536 CLBS, 320640 GATES, CQFP208, CERAMIC, QFP-208

5962F-0422901QXX Parametric

Parameter NameAttribute value
MakerCobham Semiconductor Solutions
Parts packaging codeQFP
package instructionQFF,
Contacts208
Reach Compliance Codeunknown
ECCN code3A001.A.2.C
Combined latency of CLB-Max1.01 ns
JESD-30 codeS-CQFP-F208
JESD-609 codee0/e4
length27.991 mm
Configurable number of logic blocks1536
Equivalent number of gates320640
Number of terminals208
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize1536 CLBS, 320640 GATES
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeQFF
Package shapeSQUARE
Package formFLATPACK
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class Q
Maximum seat height3.3 mm
Maximum supply voltage2.7 V
Minimum supply voltage2.3 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTIN LEAD/GOLD
Terminal formFLAT
Terminal pitch0.5 mm
Terminal locationQUAD
total dose300k Rad(Si) V
width27.991 mm
Base Number Matches1
Standard Products
UT6325 RadHard Eclipse FPGA
Data Sheet
December 2006
www.aeroflex.com/RadHardFPGA
FEATURES
0.25μm, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
Typical performance characteristics -- 120 MHz 16-bit
counters, 120 MHz datapaths, 60+ MHz FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Radiation-hardened design; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: >120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadHard SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with full logic cell utilization and 100% user
fixed I/O
Variable-grain logic cells provide high performance and
100% utilization
Typical logic utilization = 65-80% (design dependent)
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, 484
CLGA, 208 PQFP, 280 PBGA, and 484 PBGA
Standard Microcircuit Drawing 5962-04229
- QML qualified
INTRODUCTION
The RadHard Eclipse Field Programmable Gate Array Family
(FPGA) offers up to 320,000 system gates including Dual-Port
RadHard SRAM modules. It is fabricated on 0.25μm five-layer
metal ViaLink CMOS process and contains a maximum of 1,536
logic cells and 24 dual-port RadHard SRAM modules (see
Figure 1 Block Diagram). Each RAM module has 2,304 RAM
bits, for a maximum total of 55,300 bits. Please reference
product family comparison chart on page 2.
RAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). Designers can cascade multiple RAM
modules to increase the depth or width allowed in single
modules by connecting corresponding address lines together and
dividing the words between modules (see Figure 3). This
approach allows a variety of address depths and word widths to
be tailored to a specific application.
The RadHard Eclipse FPGA is available in a 208-pin Cerquad
Flatpack, allowing access to 99 bidirectional signal I/O, 1
dedicated clock, 8 programmable clocks and 16 high drive
inputs. Other package options include a 288 CQFP, 484 CCGA
and a 484 CLGA.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
[Xingkong Board Python Programming Learning Main Control Board] 6: WiFi Networking to Get Weather
[i=s]This post was last edited by Digital Leaf on 2022-11-29 23:02[/i]It is very convenient to connect the Xingkong board to the Internet. You can use WiFi or USB to network cable. WiFi is more conven...
数码小叶 Embedded System
[Weixue RP2040 dual-core development board] Unboxing and MicroPython development experience
Development Board ResourcesRP2040 dual-core ARM Cortex M0 +, 133MHz, 264KB SRAM and 2MB on-chip Flash 1.28inch LCD 240RGBx240 Lithium battery charging Six-axis sensor (three-axis acceleration and thre...
qinyunti Mobile and portable
Design and Analysis of Four-bit Carry-lookahead Adder
[i=s]This post was last edited by zzjzzjzzj on 2022-11-29 22:41[/i]I understand that this is the iteration of the carry logic, and this is the AND-OR form. I don’t understand the AND-OR-NOT form in th...
zzjzzjzzj Analog electronics
[Allwinner heterogeneous multi-core AI intelligent vision V853 development board evaluation] v4l2-ctl camera control
V4L2 is the abbreviation of Video for Linux2, which is the kernel driver for video devices in Linux. In Linux, video devices are device files that can be read and written like ordinary files. The came...
dql2016 Domestic Chip Exchange
[Allwinner V853 heterogeneous multi-core AI intelligent vision development board evaluation] Use mjpg-streamer to build a network camera
Introduction to mjpg-streamer mjpg-streamer is a free IP-based video streaming server. Its input plug-in reads video data from the camera. This input plug-in generates video data and copies the video ...
dql2016 Domestic Chip Exchange
Cubic root C++ code
Record and share. Many times, we need to deal with various physical models, which inevitably involve various calculations. Here is a cubic root:https://blog.csdn.net/he_nan/article/details/78069950// ...
freebsder Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 714  2676  291  2064  2257  15  54  6  42  46 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号