EEWORLDEEWORLDEEWORLD

Part Number

Search

530KA555M000DG

Description
CMOS/TTL Output Clock Oscillator, 555MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

530KA555M000DG Overview

CMOS/TTL Output Clock Oscillator, 555MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530KA555M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency555 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage1.89 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Question about SD card driver
In WINCE, does the SD card driver only need to write the SD Host Controller Driver? Do we not need to write the actual SD card read and write functions? Then where is the link between the driver we wr...
lpasmg Embedded System
2013 Android Worldwide Developers Conference
[font=Arial, Helvetica, sans-serif][color=#ff0000][b]2013 Android World Global Developers Conference (2013 Android Global Developers Conference) This must be studied. [/b][/color][/font]:titter::titte...
在路上的旁观者 Embedded System
Instrumentation Amplifier Design Guide
[i=s]This post was last edited by paulhyde on 2014-9-15 09:34[/i] Shared with you...
aiqinghuakai Electronics Design Contest
Will the level of the national electronic design competition be lowered?
[i=s]This post was last edited by paulhyde on 2014-9-15 03:42[/i] [size=4][b]After receiving the first prize certificate, I found that there was no seal from the Ministry of Education or the Ministry ...
ckx提问 Electronics Design Contest
[Video] Accelerate design development time using hard-core floating-point DSP blocks in FPGA
[media=swf,500,375]http://player.youku.com/player.php/sid/XNzI4NTI3MzMy/v.swf[/media]...
chenzhufly FPGA/CPLD
There is a problem with the following ucos task, please help me take a look!
#include includes.h #if 1 unsigned int time_temp1; unsigned int time_temp2;#endif#if 1 int flag_temp_past[CAN_FIFO_SIZE]={0}; int temp_high[CAN_FIFO_SIZE]={0}; int past_high[CAN_FIFO_SIZE]={0};#endife...
danner Real-time operating system RTOS

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 301  277  2860  2599  1395  7  6  58  53  29 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号