EEWORLDEEWORLDEEWORLD

Part Number

Search

531MB224M000DG

Description
LVPECL Output Clock Oscillator, 224MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

531MB224M000DG Overview

LVPECL Output Clock Oscillator, 224MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531MB224M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency224 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Current status of the annual user and moderator selection (voting ends in two days, come and vote!)
[b][size=4][color=#ff0000]Top Ten Netizens Voting Page:[/color][/size][/b][url=https://bbs.eeworld.com.cn/postpoll.php]https://bbs.eeworld.com.cn/postpoll.php[/url] [size=4][color=red][b]Top Ten Moder...
小娜 Talking
RasDial and USB\FunctionDrivers\Serial_Class pop-up dialog box issues
I would like to ask you: After I call RasDial, the system will automatically pop up a dialog box for entering the network password. At this time, I can directly click OK to establish a connection and ...
cewei30mkk Embedded System
[Synplify technical problem] Help: How to make the system generate initialization signals by itself
How to make the system generate a reset signal under the control of the clock ? The following is a part of the HDB3 encoding code module HDB3_code(input clk,inputdat_in ,output reg dat_rx_en,output P_...
eeleader FPGA/CPLD
Moderator, please tell me about the NSS control problem of SPI
Moderator, please compare the NSS control problem of SPI.I am now using SPI1 of STM32F103 to send the displayed 1K bytes (a RAM is defined internally) to LCD using DMA loop, only sending but not recei...
wenwen223 stm32/stm8
Find AD8-bit transistor library
urgent need...
啊大大ew1 MCU
+5V power supply output circuit of WEBENCH design process
Because I want the router at home to automatically cut off the power at 10 o'clock every night. I want to get a socket to control the switch of the router through a relay. The first thing is to rectif...
lonerzf Analogue and Mixed Signal

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1255  927  345  2860  1184  26  19  7  58  24 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号