EEWORLDEEWORLDEEWORLD

Part Number

Search

530UA377M000DGR

Description
CMOS/TTL Output Clock Oscillator, 377MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

530UA377M000DGR Overview

CMOS/TTL Output Clock Oscillator, 377MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530UA377M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency377 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Teach you how to program--Programmer Programming Art
(Original post from [url=http://blog.csdn.net/v_july_v/article/details/17303459#comments]http://blog.csdn.net/v_july_v/article/details/17303459#comments[/url]) [p=26, null, left][color=#333333][font=A...
tiankai001 Download Centre
How to use EBI in AT91RM9200 ARM to connect to Nor Flash in Page Mode
The controllers that can be used to mount Flash in EBI seem to include: Burst Flash Controller, NAND Flash/SmartMedia Logic, and CompactFlash Logic (datasheet attached)I want to install a Page Mode No...
zhangqh08 ARM Technology
FPGA Simple Design Method for Efficient Design
Minimalistic design method for efficient design In the previous section, we described Ming Deyang's general design method. In the process of explaining the case, we drew a lot of waveform diagrams. So...
mdy-吴伟杰 FPGA/CPLD
Urgent recall of Apple 5S and 5C mobile phone front and rear covers, data cables, memory chips and ICs
[color=#333333][font=arial]13590358478 Wang Ping QQ2454614355 [/font][/color] [color=#333333][font=arial]Yufei Electronics recycles a large number of iPhone 4, iPhone 4s, iPhone 5, iPhone 5s, iPhone 5...
yufei125 ADI Reference Circuit
Why should I learn this microcontroller? (LM3S)
Because our province's electronic design competition wants us to use TI's MCU, so I learned about LM3S, and found that this MCU doesn't have any advantages... (Maybe I'm too green, please criticize me...
qk333333 Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2136  2112  1063  698  2780  44  43  22  15  56 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号