EEWORLDEEWORLDEEWORLD

Part Number

Search

530AA1091M00DG

Description
LVPECL Output Clock Oscillator, 1091MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530AA1091M00DG Overview

LVPECL Output Clock Oscillator, 1091MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530AA1091M00DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency1091 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Does using a high switching frequency converter affect efficiency at higher loads?
Want to minimize solution size but concerned that choosing a high switching frequency DC/DC converter will affect the efficiency of the power supply? what to do?...
灞波儿奔 Power technology
How do I upload files when posting?
I have some ZIGBEE books that I want to upload, but there is no button to upload files in the posting area. Please help....
237827161 RF/Wirelessly
Dear experts, I would like to ask about jtagWait() to prevent JTAG failure
In the routines of ZLG's LM3S1138 development board, it is found that in the routines without UCOS-II porting, jtagWait() is added at the beginning of main(void) to prevent JTAG failure, while in the ...
ZHANGXUEJIE Microcontroller MCU
How to use the new product navigation and search service on TE WeChat?
[align=left][font=微软雅黑][size=4] [/size][/font][align=left][font=微软雅黑][size=4]In order to meet the browsing and usage habits of Chinese users on mobile terminals, TE Connectivity (TE) has developed a p...
EEWORLD社区 Integrated technical exchanges
Test the terminal's network bandwidth through Iperf
[i=s]This post was last edited by 37°男人on 2015-3-24 13:01[/i] [align=left][color=rgb(0,0,0)][backcolor=rgb(255, 255, 255)][font=微软雅黑][size=14px]1. Introduction[/size][/font][/backcolor][/color][/align...
37°男人 Integrated technical exchanges
Can three 1000uf/16v capacitors replace one 3300uf/16v capacitor?
As the title says, is it OK to add the capacitance of capacitors in parallel? Please advise, thank you!...
youn@g Analog electronics

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 616  2200  2777  1367  1912  13  45  56  28  39 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号