EEWORLDEEWORLDEEWORLD

Part Number

Search

5962-9471201MXC

Description
Field Programmable Gate Array, CMOS, CPGA120, CERAMIC, PGA-120
CategoryProgrammable logic   
File Size99KB,15 Pages
ManufacturerXILINX
Websitehttps://www.xilinx.com/
Download Datasheet Parametric Compare View All

5962-9471201MXC Overview

Field Programmable Gate Array, CMOS, CPGA120, CERAMIC, PGA-120

5962-9471201MXC Parametric

Parameter NameAttribute value
MakerXILINX
Parts packaging codePGA
package instructionPGA,
Contacts120
Reach Compliance Codeunknown
ECCN code3A001.A.2.C
JESD-30 codeS-CPGA-P120
JESD-609 codee4
length34.544 mm
Number of terminals120
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codePGA
Package shapeSQUARE
Package formGRID ARRAY
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Filter levelMIL-STD-883
Maximum seat height4.318 mm
Nominal supply voltage5 V
surface mountNO
technologyCMOS
Temperature levelMILITARY
Terminal surfaceGOLD
Terminal formPIN/PEG
Terminal pitch2.54 mm
Terminal locationPERPENDICULAR
width34.544 mm
Base Number Matches1
®
XC4000A
Logic Cell Array Family
Product Specifications
Features
Description
The XC4000A family of FPGAs offers four devices at the low
end of the XC4000 family complexity range. XC4000A
differs from XC4000 in four areas: fewer routing resources,
fewer wide-edge decoders, higher output sink current, and
improved output slew-rate control.
Third Generation Field-Programmable Gate Arrays
Abundant flip-flops
Flexible function generators
On-chip ultra-fast RAM
Dedicated high-speed carry-propagation circuit
Wide edge decoders (two per edge)
Hierarchy of interconnect lines
Internal 3-state bus capability
Eight global low-skew clock or signal distribution
network
The XC4000 routing structure is optimized for smaller
designs, naturally requiring fewer routing resources. The
XC4000A devices have four Longlines and four single-
length lines per row and column, while the XC4000
devices have six Longlines and eight single-length lines
per row and column. This results in a smaller chip area
and lower cost per device.
Flexible Array Architecture
– Programmable logic blocks and I/O blocks
– Programmable interconnects and wide decoders
XC4000A has two wide-edge decoders on every device
edge, while the XC4000 has four. All other wide-decoder
features are identical in XC4000 and XC4000A.
Sub-micron CMOS Process
– High-speed logic and Interconnect
– Low power consumption
XC4000A outputs are specified at 24 mA, sink current,
while XC4000 outputs are specified at 12 mA. The source
current is the same 4 mA for both families.
Systems-Oriented Features
IEEE 1149.1-compatible boundary-scan logic support
Programmable output slew rate (4 modes)
Programmable input pull-up or pull-down resistors
24-mA sink current per output (48 per pair)
The XC4000A family offers a more sophisticated output
slew-rate control structure with four configurable options
for each individual output driver: fast, medium fast, me-
dium slow, and slow. Slew-rate control can alleviate
ground-bounce problems when multiple outputs switch
simultaneously, and it can reduce or eliminate crosstalk
and transmission-line effects on printed circuit boards.
Note that the XC4003 and XC4005 devices are available in
both flavors, the lower-priced XC4003A/XC4005A with re-
duced routing, and the higher-priced XC4003/XC4005 with
more abundant routing resources. The XC4000A devices
are intended for less demanding and more structured
designs, and the XC4000 devices for more random designs
requiring additional routing resources.
The equivalent devices are pin-compatible and are avail-
able in identical packages, but they are not bitstream
compatible. In order to move from a XC4000A to a XC4000,
or vice versa, the design must be recompiled.
Configured by Loading Binary File
– Unlimited reprogrammability
– Six programming modes
XACT Development System runs on ’386/’486-type PC,
NEC PC, Apollo, Sun-4, and Hewlett-Packard 700 Series
– Interfaces to popular design environments like
Viewlogic, Mentor Graphics and OrCAD
– Fully automatic partitioning, placement and routing
– Interactive design editor for design optimization
– 288 macros, 34 hard macros, RAM/ROM compiler
Table 1. The XC4000A Family of Field-Programmable Gate Arrays
Device
Appr. Gate Count
CLB Matrix
Number of CLBs
Number of Flip-Flops
Max Decode Inputs (per side)
Max RAM Bits
Number of IOBs
XC4002A
2,000
8x8
64
256
24
2,048
64
XC4003A
3,000
10 x 10
100
360
30
3,200
80
XC4004A
4,000
12 x 12
144
480
36
4,608
96
XC4005A
5,000
14 x 14
196
616
42
6,272
112
2-71

5962-9471201MXC Related Products

5962-9471201MXC 5962-9471202MZC 5962-9471201MYC 5962-9471201MZC 5962-9471202MYC
Description Field Programmable Gate Array, CMOS, CPGA120, CERAMIC, PGA-120 Field Programmable Gate Array, CMOS, CQFP100, TOP BRAZED, CERAMIC, QFP-100 Field Programmable Gate Array, CMOS, CQFP100, TOP BRAZED, CERAMIC, QFP-100 Field Programmable Gate Array, CMOS, CQFP100, TOP BRAZED, CERAMIC, QFP-100 Field Programmable Gate Array, CMOS, CQFP100, TOP BRAZED, CERAMIC, QFP-100
Maker XILINX XILINX XILINX XILINX XILINX
Parts packaging code PGA QFP QFP QFP QFP
package instruction PGA, GQFF, GQFF, GQFF, GQFF,
Contacts 120 100 100 100 100
Reach Compliance Code unknown unknown unknown unknown unknown
ECCN code 3A001.A.2.C 3A001.A.2.C 3A001.A.2.C 3A001.A.2.C 3A001.A.2.C
JESD-30 code S-CPGA-P120 S-CQFP-F100 S-CQFP-F100 S-CQFP-F100 S-CQFP-F100
JESD-609 code e4 e4 e4 e4 e4
length 34.544 mm 19.05 mm 19.05 mm 19.05 mm 19.05 mm
Number of terminals 120 100 100 100 100
Maximum operating temperature 125 °C 125 °C 125 °C 125 °C 125 °C
Minimum operating temperature -55 °C -55 °C -55 °C -55 °C -55 °C
Package body material CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED
encapsulated code PGA GQFF GQFF GQFF GQFF
Package shape SQUARE SQUARE SQUARE SQUARE SQUARE
Package form GRID ARRAY FLATPACK, GUARD RING FLATPACK, GUARD RING FLATPACK, GUARD RING FLATPACK, GUARD RING
Programmable logic type FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Filter level MIL-STD-883 MIL-STD-883 MIL-STD-883 MIL-STD-883 MIL-STD-883
Maximum seat height 4.318 mm 3.429 mm 3.429 mm 3.429 mm 3.429 mm
Nominal supply voltage 5 V 5 V 5 V 5 V 5 V
surface mount NO YES YES YES YES
technology CMOS CMOS CMOS CMOS CMOS
Temperature level MILITARY MILITARY MILITARY MILITARY MILITARY
Terminal surface GOLD GOLD GOLD GOLD GOLD
Terminal form PIN/PEG FLAT FLAT FLAT FLAT
Terminal pitch 2.54 mm 0.65 mm 0.65 mm 0.65 mm 0.65 mm
Terminal location PERPENDICULAR QUAD QUAD QUAD QUAD
width 34.544 mm 19.05 mm 19.05 mm 19.05 mm 19.05 mm
Base Number Matches 1 1 1 1 1

Recommended Resources

Why is Vref set to 0 when calculating the transfer function of the switching power supply error amplifier?
[color=#222222]I would like to ask you a question about the error amplifier in the switching power supply loop. Now we need to model this error amplifier. When I was learning analog electronics before...
jonny0811 Power technology
Huang Zhiwei from the University of South China Series - Choosing a low-power power circuit structure can improve efficiency
[i=s]This post was last edited by paulhyde on 2014-9-15 03:46[/i]In a system with strict power consumption requirements, the design of the power supply cannot be completed in a simple way, and the pow...
小煜 Electronics Design Contest
TI's first low power design competition QQ exchange group, welcome to join!
[size=5]TI's first low-power design competition QQ exchange group: 224276144. Welcome friends who are interested in the competition or are playing with the Wolverine development board (MSP-EXP430FR596...
maylove Microcontroller MCU
Life is about constantly fighting against bugs
I was so confused. I spent 20 minutes looking for the error. It turned out that I was not familiar with the compilation environment. I defined ORG 000H JMP MAIN ORG 00CH JMP TIMER0 ORG 008H JMP RC00. ...
程序天使 MCU
Ask a question about fonts
I have a 16*16 font library, which is HZK16. But how can I write a program in C language to convert it into the array I need? ? ? Give me some ideas. . . . . . . Thank you...
bg9adj Embedded System
How to get secondary IEEE address in CC2530 MCU program
NLME_GetExtAddr(); Get the 64-bit IEEE address of the device NLME_GetCoordExtAddr(); Get the IEEE address of the parent node of the device There are two functions in the Zstack library to get the IEEE...
cddxcdx RF/Wirelessly

Popular Articles

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2120  1729  5  402  858  43  35  1  9  18 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号