EEWORLDEEWORLDEEWORLD

Part Number

Search

531QC1081M00DGR

Description
CMOS/TTL Output Clock Oscillator, 1081MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531QC1081M00DGR Overview

CMOS/TTL Output Clock Oscillator, 1081MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531QC1081M00DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency1081 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Analysis of Kindergarten Network Camera Video Surveillance Solution
In order to let their children receive systematic and scientific education as early as possible, most parents send their children to kindergarten. However, due to the young age of the children, not be...
xyh_521 Industrial Control Electronics
Various usage methods and circuit diagrams of supercapacitors
[i=s]This post was last edited by qwqwqw2088 on 2017-1-18 08:43[/i] 1. Introduction In the previous part, we introduced the structure and features of our supercapacitors (EDLCs) and the comparison wit...
qwqwqw2088 Analogue and Mixed Signal
【Altera SOC Experience Tour】Advantages of SOC in system integration
[i=s]This post was last edited by Xiao Meige on 2015-3-19 17:04[/i] [align=left][size=4][font=楷体,楷体_GB2312][color=#000000]I have always used Altera FPGA devices. In most cases, I used Verilog to write...
小梅哥 FPGA/CPLD
How to convert serial port 0 to serial port 1 based on protocol stack 1.3.2, how to set it
How to convert serial port 0 to serial port 1 based on protocol stack 1.3.2? How to set it up? ? Is there any expert who can help me?...
lejing123 TI Technology Forum
Question about switched capacitor filter!!!
Experts, has anyone used Linear Technology's switched capacitor filters? I have tried the LTC1264, LTC1068, and LTC1569 switched capacitor filters, but found that the clock signal would be serially in...
方财华 Analog electronics
Power supply noise problem in DSP
[i=s]This post was last edited by qwqwqw2088 on 2015-10-25 20:59[/i] [size=4][color=#a0522d][font=Arial, Tahoma, Geneva, sans-serif]High-speed DSP system designs with higher clock rates and speeds are...
qwqwqw2088 Energy Infrastructure?

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2679  114  1318  2519  1254  54  3  27  51  26 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号