EEWORLDEEWORLDEEWORLD

Part Number

Search

72261LA15PFI9

Description
FIFO, 16KX9, 10ns, Synchronous, CMOS, PQFP64, PLASTIC, TQFP-64
Categorystorage   
File Size305KB,27 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric View All

72261LA15PFI9 Overview

FIFO, 16KX9, 10ns, Synchronous, CMOS, PQFP64, PLASTIC, TQFP-64

72261LA15PFI9 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerIDT (Integrated Device Technology)
Parts packaging codeQFP
package instructionPLASTIC, TQFP-64
Contacts64
Reach Compliance Codecompliant
ECCN codeEAR99
Is SamacsysN
Maximum access time10 ns
Other featuresRETRANSMIT; AUTO POWER DOWN; EASY EXPANDABLE IN DEPTH AND WIDTH
period time15 ns
JESD-30 codeS-PQFP-G64
JESD-609 codee0
length14 mm
memory density147456 bit
memory width9
Humidity sensitivity level3
Number of functions1
Number of terminals64
word count16384 words
character code16000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize16KX9
ExportableYES
Package body materialPLASTIC/EPOXY
encapsulated codeLQFP
Package shapeSQUARE
Package formFLATPACK, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)240
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTIN LEAD
Terminal formGULL WING
Terminal pitch0.8 mm
Terminal locationQUAD
Maximum time at peak reflow temperature20
width14 mm
Base Number Matches1
CMOS SuperSync FIFO
16,384 x 9
32,768 x 9
FEATURES:
IDT72261LA
IDT72271LA
Choose among the following memory organizations:
IDT72261LA 16,384 x 9
IDT72271LA 32,768 x 9
Pin-compatible with the IDT72281/72291 SuperSync FIFOs
10ns read/write cycle time (8ns access time)
Fixed, low first word data latency time
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Retransmit operation with fixed, low first word data latency time
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag
can default to one of two preselected offsets
Program partial flags by either serial or parallel means
Select IDT Standard timing (using EF and FF flags) or First
Word Fall Through timing (using OR and IR flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
Independent Read and Write clocks (permit reading and writing
simultaneously)
Available in the 64-pin Thin Quad Flat Pack (TQFP) and the 64-
pin Slim Thin Quad Flat Pack (STQFP)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
DESCRIPTION:
The IDT72261LA/72271LA are exceptionally deep, high speed, CMOS
First-In-First-Out (FIFO) memories with clocked read and write controls.
These FIFOs offer numerous improvements over previous SuperSync
FIFOs, including the following:
The limitation of the frequency of one clock input with respect to the other
has been removed. The Frequency Select pin (FS) has been removed,
thus it is no longer necessary to select which of the two clock inputs,
RCLK or WCLK, is running at the higher frequency.
The period required by the retransmit operation is now fixed and short.
The first word data latency period, from the time the first word is written
to an empty FIFO to the time it can be read, is now fixed and short. (The
variable clock cycle counting delay associated with the latency period found
on previous SuperSync devices has been eliminated on this SuperSync
family.)
FUNCTIONAL BLOCK DIAGRAM
WEN
D
0
-D
8
WCLK
LD SEN
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
WRITE CONTROL
LOGIC
RAM ARRAY
16,384 x 9
32,768 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ
CONTROL
LOGIC
OUTPUT REGISTER
MRS
PRS
RT
RESET
LOGIC
RCLK
REN
OE
Q
0
-Q
8
4671 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SuperSync FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
2002
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
SEPTEMBER 2002
DSC-4671/2
Functional.Verification.Coverage.Measurement.and.Analysis
[i]Functional.Verification.Coverage.Measurement.and.Analysis[/i]...
FPGA小牛 FPGA/CPLD
Issues with developing VXWORKS applications under TORNADO - 1......
Environment: WINXPsp2, Tornado2.2, Vxworks5.5, "Vxvorks Image" is simpc_gnu, "downloadable Application" is SIMNTgnu Development Program: Multi-serial port communication control program Questions: 1 Th...
fanqiaqi Real-time operating system RTOS
Experts please come in
I defined the following space in lnk430f149:-Z(CODE)history=6641-6941I defined an array in the program.#pragma memory=constseg(history)unsigned int history[32][24]={ };#pragma memory=defaultThe array ...
smarsmar Microcontroller MCU
Award-winning live broadcast: Beneng International launches millimeter-wave radar module based on Infineon technology, perfectly solving the pain points of PIR market
Live broadcast with prizes: Beneng International launches millimeter-wave radar module based on Infineon technology, perfectly solving the pain points of the PIR market!Click here to enter the live br...
EEWORLD社区 Integrated technical exchanges
Online DIY
[color=black]There is no need to emphasize the word DIY, because when people began to live in the world, they began to DIY. Clothing and eating, which one is not done by oneself? However, due to the d...
newdim DIY/Open Source Hardware
USB serial problem
Using the USB device port as a serial port 1. Can the PC communicate with WinCE without the synchronization software? 2. If the synchronization software is installed, can the synchronization software ...
dengqiang Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1796  1127  309  615  2908  37  23  7  13  59 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号