EEWORLDEEWORLDEEWORLD

Part Number

Search

LCMXO1200E-4FTN256C

Description
FPGA - Field Programmable Gate Array 1200 LUTs 211 IO 1.2 V -4 Spd
CategoryProgrammable logic devices    Programmable logic   
File Size6MB,94 Pages
ManufacturerLattice
Websitehttp://www.latticesemi.com
Environmental Compliance
Download Datasheet Parametric View All

LCMXO1200E-4FTN256C Online Shopping

Suppliers Part Number Price MOQ In stock  
LCMXO1200E-4FTN256C - - View Buy Now

LCMXO1200E-4FTN256C Overview

FPGA - Field Programmable Gate Array 1200 LUTs 211 IO 1.2 V -4 Spd

LCMXO1200E-4FTN256C Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
Parts packaging codeBGA
package instructionLBGA, BGA256,16X16,40
Contacts256
Reach Compliance Codenot_compliant
ECCN codeEAR99
Is SamacsysN
maximum clock frequency420 MHz
JESD-30 codeS-PBGA-B256
JESD-609 codee1
length17 mm
Humidity sensitivity level3
Dedicated input times7
Number of I/O lines211
Number of entries211
Number of logical units1200
Output times211
Number of terminals256
Maximum operating temperature85 °C
Minimum operating temperature
organize7 DEDICATED INPUTS, 211 I/O
Output functionMACROCELL
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Encapsulate equivalent codeBGA256,16X16,40
Package shapeSQUARE
Package formGRID ARRAY, LOW PROFILE
Peak Reflow Temperature (Celsius)260
power supply1.2 V
Programmable logic typeFLASH PLD
propagation delay4.4 ns
Certification statusNot Qualified
Maximum seat height1.55 mm
Maximum supply voltage1.26 V
Minimum supply voltage1.14 V
Nominal supply voltage1.2 V
surface mountYES
technologyCMOS
Temperature levelOTHER
Terminal surfaceTin/Silver/Copper (Sn95.5Ag4.0Cu0.5)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature40
width17 mm
Base Number Matches1
MachXO Family Data Sheet
DS1002 Version 03.0, June 2013
How to use XC2VP30 development board to program DDR controller clock?
When programming a DDR controller on the XC2VP30 development board, for a 256MB DDR memory, it has three pairs of input clocks CLK0, ~CLK0, CLK1, ~CLK1, CLK2, ~CLK2 and two CKEs. Now I want to ask, ar...
eeleader FPGA/CPLD
EEWORLD University ---- RFID Training Series
RFID training series : https://training.eeworld.com.cn/course/4965...
wanglan123 RF/Wirelessly
Research on LPC800 power-down mode wakeup based on I2C interrupt
500pcs development boards have been sent out, I will find some information for you....
zhaojun_xf NXP MCU
24-bit A/D Converter CS5532 and Its Application
CS5532 is a low-noise 24-bit △-∑ type A/D converter. This paper describes in detail the structure, composition, functional characteristics and working mode of CS5532, and uses high-precision......
zzzzer16 Analog electronics
I am a high frequency person, I would like to recommend a high frequency group, welcome to join the discussion
[i=s]This post was last edited by paulhyde on 2014-9-15 09:06[/i] 89789552...
鉴主13楼 Electronics Design Contest
How to configure registers for audio sampling chip using stm32f411 microcontroller
I am an FPGA developer. However, when using FPGA to configure the audio sampling chip tlv32, I need to use stm32f411 to configure the sampling chip using the i2c bus protocol. I don't know how to conf...
whllieying stm32/stm8

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2821  1558  2017  1836  1712  57  32  41  37  35 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号