EEWORLDEEWORLDEEWORLD

Part Number

Search

72200L15TPG

Description
FIFO, 256X8, 10ns, Synchronous, CMOS, PDIP28, 0.300 INCH, GREEN, THIN, PLASTIC, DIP-28
Categorystorage    storage   
File Size84KB,11 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric Compare View All

72200L15TPG Overview

FIFO, 256X8, 10ns, Synchronous, CMOS, PDIP28, 0.300 INCH, GREEN, THIN, PLASTIC, DIP-28

72200L15TPG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerIDT (Integrated Device Technology)
Parts packaging codeDIP
package instructionDIP, DIP28,.3
Contacts28
Reach Compliance Codecompliant
ECCN codeEAR99
Is SamacsysN
Maximum access time10 ns
Maximum clock frequency (fCLK)66.7 MHz
period time15 ns
JESD-30 codeR-PDIP-T28
JESD-609 codee3
length34.671 mm
memory density2048 bit
Memory IC TypeOTHER FIFO
memory width8
Number of functions1
Number of terminals28
word count256 words
character code256
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize256X8
ExportableYES
Package body materialPLASTIC/EPOXY
encapsulated codeDIP
Encapsulate equivalent codeDIP28,.3
Package shapeRECTANGULAR
Package formIN-LINE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply5 V
Certification statusNot Qualified
Maximum seat height4.572 mm
Maximum standby current0.005 A
Maximum slew rate0.04 mA
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountNO
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceMatte Tin (Sn) - annealed
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
width7.62 mm
Base Number Matches1
CMOS SyncFIFO™
64 x 8, 256 x 8,
512 x 8, 1,024 x 8,
2,048 x 8 and 4,096 x 8
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
IDT72420
IDT72200
IDT72210
IDT72220
IDT72230
IDT72240
FEATURES:
64 x 8-bit organization (IDT72420)
256 x 8-bit organization (IDT72200)
512 x 8-bit organization (IDT72210)
1,024 x 8-bit organization (IDT72220)
2,048 x 8-bit organization (IDT72230)
4,096 x 8-bit organization (IDT72240)
10 ns read/write cycle time (IDT72420/72200/72210/72220/72230/
72240)
Read and Write Clocks can be asynchronous or coincidental
Dual-Ported zero fall-through time architecture
Empty and Full flags signal FIFO status
Almost-Empty and Almost-Full flags set to Empty+7 and Full-7,
respectively
Output enable puts output data bus in high-impedance state
Produced with advanced submicron CMOS technology
Available in 28-pin 300 mil plastic DIP
For surface mount product please see the IDT72421/72201/72211/
72221/72231/72241 data sheet
Green parts available, see ordering information
DESCRIPTION:
The IDT72420/72200/72210/72220/72230/72240 SyncFIFO™ are very
high-speed, low-power First-In, First-Out (FIFO) memories with clocked read
and write controls. These devices have a 64, 256, 512, 1,024, 2,048, and 4,096
x 8-bit memory array, respectively. These FIFOs are applicable for a wide
variety of data buffering needs, such as graphics, Local Area Networks (LANs),
and interprocessor communication.
These FIFOs have 8-bit input and output ports. The input port is controlled
by a free-running clock (WCLK), and a Write Enable pin (WEN). Data is written
into the Synchronous FIFO on every clock when
WEN
is asserted. The output
port is controlled by another clock pin (RCLK) and a Read Enable pin (REN).
The Read Clock can be tied to the Write Clock for single clock operation or the
two clocks can run asynchronous of one another for dual clock operation. An
Output Enable pin (OE) is provided on the read port for three-state control of
the output.
These Synchronous FIFOs have two endpoint flags, Empty (EF) and Full
(FF). Two partial flags, Almost-Empty (AE) and Almost-Full (AF), are provided
for improved system control. The partial (AE) flags are set to Empty+7 and Full-
7 for
AE
and
AF
respectively.
These FIFOs are fabricated using high-speed submicron CMOS technol-
ogy.
FUNCTIONAL BLOCK DIAGRAM
D0 - D7
WCLK
WEN
INPUT REGISTER
FLAG
LOGIC
RAM ARRAY
64 x 8, 256 x 8,
512 x 8, 1,024 x 8,
2,048 x 8, 4,096 x 8
EF
AE
AF
FF
WRITE CONTROL
LOGIC
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RCLK
RS
OE
Q0 - Q7
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SyncFIFO is a trademark of Integrated Device Technology, Inc.
REN
2680 drw01
COMMERCIAL TEMPERATURE RANGE
FEBRUARY 2018
DSC-2680/7
©2018
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
1

72200L15TPG Related Products

72200L15TPG 72210L15TPG 72230L15TPG 72240L15TPG
Description FIFO, 256X8, 10ns, Synchronous, CMOS, PDIP28, 0.300 INCH, GREEN, THIN, PLASTIC, DIP-28 FIFO, 512X8, 10ns, Synchronous, CMOS, PDIP28, 0.300 INCH, GREEN, THIN, PLASTIC, DIP-28 FIFO, 2KX8, 10ns, Synchronous, CMOS, PDIP28, 0.300 INCH, GREEN, THIN, PLASTIC, DIP-28 FIFO, 4KX8, 10ns, Synchronous, CMOS, PDIP28, 0.300 INCH, GREEN, THIN, PLASTIC, DIP-28
Is it lead-free? Lead free Lead free Lead free Lead free
Is it Rohs certified? conform to conform to conform to conform to
Maker IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
Parts packaging code DIP DIP DIP DIP
package instruction DIP, DIP28,.3 DIP, DIP28,.3 DIP, DIP28,.3 DIP-28
Contacts 28 28 28 28
Reach Compliance Code compliant compliant compliant compliant
ECCN code EAR99 EAR99 EAR99 EAR99
Maximum access time 10 ns 10 ns 10 ns 10 ns
Maximum clock frequency (fCLK) 66.7 MHz 66.7 MHz 66.7 MHz 66.7 MHz
period time 15 ns 15 ns 15 ns 15 ns
JESD-30 code R-PDIP-T28 R-PDIP-T28 R-PDIP-T28 R-PDIP-T28
JESD-609 code e3 e3 e3 e3
length 34.671 mm 34.671 mm 34.671 mm 34.67 mm
memory density 2048 bit 4096 bit 16384 bit 32768 bit
Memory IC Type OTHER FIFO OTHER FIFO OTHER FIFO OTHER FIFO
memory width 8 8 8 8
Number of functions 1 1 1 1
Number of terminals 28 28 28 28
word count 256 words 512 words 2048 words 4096 words
character code 256 512 2000 4000
Operating mode SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
Maximum operating temperature 70 °C 70 °C 70 °C 70 °C
organize 256X8 512X8 2KX8 4KX8
Exportable YES YES YES YES
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code DIP DIP DIP DIP
Encapsulate equivalent code DIP28,.3 DIP28,.3 DIP28,.3 DIP28,.3
Package shape RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
Package form IN-LINE IN-LINE IN-LINE IN-LINE
Parallel/Serial PARALLEL PARALLEL PARALLEL PARALLEL
Peak Reflow Temperature (Celsius) NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
power supply 5 V 5 V 5 V 5 V
Certification status Not Qualified Not Qualified Not Qualified Not Qualified
Maximum seat height 4.572 mm 4.572 mm 4.572 mm 4.57 mm
Maximum standby current 0.005 A 0.005 A 0.005 A 0.005 A
Maximum slew rate 0.04 mA 0.04 mA 0.04 mA 0.04 mA
Maximum supply voltage (Vsup) 5.5 V 5.5 V 5.5 V 5.5 V
Minimum supply voltage (Vsup) 4.5 V 4.5 V 4.5 V 4.5 V
Nominal supply voltage (Vsup) 5 V 5 V 5 V 5 V
surface mount NO NO NO NO
technology CMOS CMOS CMOS CMOS
Temperature level COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
Terminal surface Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed
Terminal form THROUGH-HOLE THROUGH-HOLE THROUGH-HOLE THROUGH-HOLE
Terminal pitch 2.54 mm 2.54 mm 2.54 mm 2.54 mm
Terminal location DUAL DUAL DUAL DUAL
Maximum time at peak reflow temperature NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
width 7.62 mm 7.62 mm 7.62 mm 7.62 mm
Base Number Matches 1 1 1 1
Is Samacsys N N N -
Radio Frequency Identification Technology and Its Application Development Trend
Radio FrequencyIdentification ( RFID ), or radio frequency identification , is a non-contact automatic identification technology that has been around since the 1990s. It uses radio frequency to conduc...
Jacktang Wireless Connectivity
DSP-based FIR filter design help
I just came into contact with DSP. I found a DSP design experiment on the Internet. It can be run in CCS, but I can't understand the source code. Is there any expert who can help me answer some questi...
vinsonfeng DSP and ARM Processors
What is mathematics?
[i=s]This post was last edited by UUC on 2022-11-8 14:20[/i]Reprint: Fields Medal winner Kunihiko Kodaira: What is mathematics? https://mp.weixin.qq.com/s/pVnMIpf-zV4S0112f8q3GQ...
UUC Talking
www.kingofcoder.com 100MB free space + 100MB mysql space
www.kingofcoder.com 100MB free space + 100MB mysql space. Come quickly. JSP, PHP, oracle space will be opened soon. Please register quickly. http://www.kingofcoder.com brings together a large number o...
wellee Embedded System
g.723
I transplanted a g.723 standard program that can run accurately on vc to ccs, in which I only defined basic data types and changed the input and output paths, and did not make any other changes. But a...
xixi78 DSP and ARM Processors
I'm a senior and have nothing to do. Is there anything you can help me with? Or what can I do or learn?
rt I really don't know what to do. My graduation project is stupid and the progress is so slow. It's been a week like this :Sad:...
astwyg Talking

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1128  2841  1630  2553  2700  23  58  33  52  55 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号