EEWORLDEEWORLDEEWORLD

Part Number

Search

530KC77M0000DG

Description
CMOS/TTL Output Clock Oscillator, 77MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530KC77M0000DG Overview

CMOS/TTL Output Clock Oscillator, 77MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530KC77M0000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Is SamacsysN
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency77 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage1.89 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
ALTERA FFT IP Core Data
[i=s] This post was last edited by paulhyde on 2014-9-15 03:11 [/i] ALTERA FFT IP core information...
fpga126 Electronics Design Contest
Working principle and function overview of photoelectric liquid level sensor and its dynamic diagram demonstration
Working principle: The photoelectric water level sensor contains a near-infrared light-emitting diode and a photosensitive receiver. The light emitted by the light-emitting diode is directed to the le...
天阶山木 Industrial Control Electronics
UTStarcom's XV6700 smartphone enters the US market
[i=s] This post was last edited by jameswangsynnex on 2015-3-3 19:57 [/i] Today, at the International Consumer Electronics Show (CES) held in Las Vegas, VERIZON, the first company in the United States...
aifang Mobile and portable
The arm end triggers the fpga end interrupt
[i=s] This post was last edited by tc317891209 on 2016-9-27 15:08 [/i]The above is the Qsys connection and device tree, the interrupt number is 3, corresponding to the manual GIC: 75 #include #include...
tc317891209 FPGA/CPLD
Explanation of the interface between the emulator and the programmer
For MSP430, both simulation and program burning can generally be done through: JTAG/SBW/BSL interface. These do not represent which model of programmer and emulator. Generally, JTAG/SBW interface is u...
zndz410 Microcontroller MCU
Help with SD CARD reading program for ARM M3
I'm new to the HT32f1765 development board with the Cortex m3 core for embedded systems. I'd like to ask if there are any sample programs I can use for reference. Thanks....
jess135 ARM Technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2852  2702  2725  279  1995  58  55  6  41  40 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号