EEWORLDEEWORLDEEWORLD

Part Number

Search

84320AYI-01LF

Description
Clock Synthesizer / Jitter Cleaner 2 LVPECL OUT SYNTHESIZER
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size297KB,20 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric Compare View All

84320AYI-01LF Online Shopping

Suppliers Part Number Price MOQ In stock  
84320AYI-01LF - - View Buy Now

84320AYI-01LF Overview

Clock Synthesizer / Jitter Cleaner 2 LVPECL OUT SYNTHESIZER

84320AYI-01LF Parametric

Parameter NameAttribute value
Brand NameIntegrated Device Technology
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerIDT (Integrated Device Technology)
Parts packaging codeTQFP
package instruction7 X 7 MM, 1.40 MM HEIGHT, ROHS COMPLIANT, MS-026BBA, LQFP-32
Contacts32
Manufacturer packaging codePRG32
Reach Compliance Codecompliant
ECCN codeEAR99
JESD-30 codeS-PQFP-G32
JESD-609 codee3
length7 mm
Humidity sensitivity level3
Number of terminals32
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Maximum output clock frequency780 MHz
Package body materialPLASTIC/EPOXY
encapsulated codeLQFP
Package shapeSQUARE
Package formFLATPACK, LOW PROFILE
Peak Reflow Temperature (Celsius)260
Master clock/crystal nominal frequency50 MHz
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage3.465 V
Minimum supply voltage3.135 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceMatte Tin (Sn) - annealed
Terminal formGULL WING
Terminal pitch0.8 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width7 mm
uPs/uCs/peripheral integrated circuit typeCLOCK GENERATOR, OTHER
780MHz, Crystal-to-3.3V Differential
LVPECL Frequency Synthesizer
G
ENERAL
D
ESCRIPTION
The 84320I-01 is a general purpose, dual output
Crystal-to-3.3V Differential LVPECLHigh Frequency
Synthesizer. The 84320I-01 has a selectable TEST_CLK or crystal
inputs. The VCOoperates at a
frequency range of 620MHz to 780MHz. The VCO frequency is pro-
grammed in steps equal to thevalue of the input
reference or crystal frequency. The VCO and output
frequency can be programmed using theserial or parallel interfaces
to the configuration logic. The low phase noise characteristics of the
84320I-01make it an ideal clock source for 10 Gigabit Ethernet, SONET,
and Serial Attached SCSI applications.
84320I-01
DATASHEET
F
EATURES
Dual differential 3.3V LVPECL outputs
Selectable crystal oscillator interface
or LVCMOS/LVTTL TEST_CLK
Output frequency range: 77.5MHz to 780MHz
Crystal input frequency range: 14MHz to 40MHz
VCO range: 620MHz to 780MHz
Parallel or serial interface for programming counter
and output dividers
Duty cycle: 44% - 56% (N > 1)
RMS period jitter: 2.0ps (typical)
RMS phase jitter at 155.52MHz, using a 38.88MHz crystal
(12kHz to 20MHz): 2.38ps (typical)
RMS phase noise at 155.52MHz (typical)
Offset
Noise Power
100Hz ..................-90.5 dBc/Hz
1KHz ................-114.2 dBc/Hz
10KHz ................-123.6 dBc/Hz
100KHz ................-128.1 dBc/Hz
3.3V supply voltage
-40°C to 85°C ambient operating temperature
Available in lead-free (RoHS 6) package
B
LOCK
D
IAGRAM
P
IN
A
SSIGNMENT
VCO_SEL
nP_LOAD
XTAL_IN
M4
32 31 30 29 28 27 26 25
M5
M6
M7
M8
N0
N1
nc
V
EE
1
2
3
4
5
6
7
8
9 10 11 12 13 14 15 16
TEST
V
CC
FOUT1
nFOUT1
V
CCO
FOUT0
nFOUT0
V
EE
24
XTAL_OUT
TEST_CLK
XTAL_SEL
V
CCA
S_LOAD
S_DATA
S_CLOCK
MR
32-Lead LQFP
7mm x 7mm x 1.4mm
package body
Y Package
Top View
M3
84320I-01
M2
M1
M0
23
22
21
20
19
18
17
84320I-01 REVISION C DECEMBER 17, 2014
1
©2014 Integrated Device Technology, Inc.

84320AYI-01LF Related Products

84320AYI-01LF 84320AYI-01LFT
Description Clock Synthesizer / Jitter Cleaner 2 LVPECL OUT SYNTHESIZER Clock Synthesizer / Jitter Cleaner 2 LVPECL OUT SYNTHESIZER
Brand Name Integrated Device Technology Integrated Device Technology
Is it lead-free? Lead free Lead free
Is it Rohs certified? conform to conform to
Maker IDT (Integrated Device Technology) IDT (Integrated Device Technology)
Parts packaging code TQFP TQFP
package instruction 7 X 7 MM, 1.40 MM HEIGHT, ROHS COMPLIANT, MS-026BBA, LQFP-32 7 X 7 MM, 1.40 MM HEIGHT, ROHS COMPLIANT, MS-026BBA, LQFP-32
Contacts 32 32
Manufacturer packaging code PRG32 PRG32
Reach Compliance Code compliant compliant
ECCN code EAR99 EAR99
JESD-30 code S-PQFP-G32 S-PQFP-G32
JESD-609 code e3 e3
length 7 mm 7 mm
Humidity sensitivity level 3 3
Number of terminals 32 32
Maximum operating temperature 85 °C 85 °C
Minimum operating temperature -40 °C -40 °C
Maximum output clock frequency 780 MHz 780 MHz
Package body material PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code LQFP LQFP
Package shape SQUARE SQUARE
Package form FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE
Peak Reflow Temperature (Celsius) 260 260
Master clock/crystal nominal frequency 50 MHz 50 MHz
Certification status Not Qualified Not Qualified
Maximum seat height 1.6 mm 1.6 mm
Maximum supply voltage 3.465 V 3.465 V
Minimum supply voltage 3.135 V 3.135 V
Nominal supply voltage 3.3 V 3.3 V
surface mount YES YES
technology CMOS CMOS
Temperature level INDUSTRIAL INDUSTRIAL
Terminal surface Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed
Terminal form GULL WING GULL WING
Terminal pitch 0.8 mm 0.8 mm
Terminal location QUAD QUAD
Maximum time at peak reflow temperature NOT SPECIFIED NOT SPECIFIED
width 7 mm 7 mm
uPs/uCs/peripheral integrated circuit type CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 996  2401  754  2004  1945  21  49  16  41  40 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号