EEWORLDEEWORLDEEWORLD

Part Number

Search

810001DK-21LF

Description
Clock Generators & Support Products 1 LVCMOS OUT VCXO FEMTOCLOCK
Categorylogic    logic   
File Size245KB,19 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric Compare View All

810001DK-21LF Online Shopping

Suppliers Part Number Price MOQ In stock  
810001DK-21LF - - View Buy Now

810001DK-21LF Overview

Clock Generators & Support Products 1 LVCMOS OUT VCXO FEMTOCLOCK

810001DK-21LF Parametric

Parameter NameAttribute value
Brand NameIntegrated Device Technology
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerIDT (Integrated Device Technology)
Parts packaging codeVFQFPN
package instructionVFQFN-32
Contacts32
Manufacturer packaging codeNLG32P1
Reach Compliance Codecompliant
ECCN codeEAR99
Is SamacsysN
series810001
Input adjustmentMUX
JESD-30 codeS-XQCC-N32
JESD-609 codee3
length5 mm
Logic integrated circuit typePLL BASED CLOCK DRIVER
Humidity sensitivity level3
Number of functions1
Number of inverted outputs
Number of terminals32
Actual output times2
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialUNSPECIFIED
encapsulated codeHVQCCN
Package shapeSQUARE
Package formCHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height1 mm
Maximum supply voltage (Vsup)3.465 V
Minimum supply voltage (Vsup)3.135 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
Temperature levelCOMMERCIAL
Terminal surfaceMatte Tin (Sn) - annealed
Terminal formNO LEAD
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width5 mm
minfmax175 MHz
Base Number Matches1
FemtoClock™ Dual VCXO Video PLL
810001-21
Data Sheet
General Description
The 810001-21 is a PLL based synchronous clock generator that is
optimized for digital video clock jitter attenuation and frequency
translation. The device contains two internal frequency multiplication
stages that are cascaded in series. The first stage is a VCXO PLL
that is optimized to provide reference clock jitter attenuation, and to
support the complex PLL multiplication ratios needed for video rate
conversion. The second stage is a FemtoClock™ frequency
multiplier that provides the low jitter, high frequency video output
clock.
Preset multiplication ratios are selected from internal lookup tables
using device input selection pins. The multiplication ratios are
optimized to support most common video rates used in professional
video system applications. The VCXO requires the use of an
external, inexpensive pullable crystal. Two crystal connections are
provided (pin selectable) so that both 60 and 59.94 base frame rates
can be supported. The VCXO requires external passive loop filter
components which are used to set the PLL loop bandwidth and
damping characteristics.
Features
Jitter attenuation and frequency translation of video clock signals
Supports SMPTE 292M, ITU-R Rec. 601/656 and
MPEG-transport clocks
Support of High-Definition (HD) and Standard-Definition (SD)
pixel rates
Dual VCXO-PLL supports both 60 and 59.94Hz base frame rates
in one device
Supports both 1000/1001 and 1001/1000 rate conversions
Dual PLL mode for high-frequency clock generation (36MHz to
148.5MHz)
VCXO-PLL mode for low-frequency clock generation (27MHz and
26.973MHz)
One LVCMOS/LVTTL clock output
Two selectable LVCMOS/LVTTL clock inputs
LVCMOS/LVTTL compatible control signals
RMS phase jitter @148.3516MHz, (12kHz - 20MHz):
1.089ps (typical)
3.3V supply voltage
0°C to 70°C ambient operating temperature
Available in lead-free (RoHS 6) packages
Supported Input Frequencies
f
VCXO
= 27MHz
27.0000MHz
27.0270MHz
74.1758MHz
74.3243MHz
74.2500MHz
27.0270MHz
26.9730MHz
74.1758MHz
45.0000kHz
33.7500kHz
15.6250kHz
15.7343kHz
28.1250kHz
f
VCXO
= 26.973MHz
26.9730MHz
27.0000MHz
74.1016MHz
74.2499MHz
74.1758MHz
27.0000MHz
26.9461MHz
74.1016kHz
44.9550kHz
33.7163kHz
15.6094kHz
15.7185kHz
28.0969kHz
Supported Output Frequencies
f
VCXO
= 27MHz
148.5000MHz
74.2500MHz
49.5000MHz
33.0000MHz
162.0000MHz
81.0000MHz
54.0000MHz
36.0000MHz
27.0000MHz
f
VCXO
= 26.973MHz
148.3515MHz
74.1758MHz
49.4505MHz
32.9670MHz
161.8380MHz
80.9190MHz
53.9460MHz
35.9640MHz
26.9730MHz
©2016 Integrated Device Technology, Inc
1
Revision B March 3, 2016

810001DK-21LF Related Products

810001DK-21LF 810001DK-21LFT
Description Clock Generators & Support Products 1 LVCMOS OUT VCXO FEMTOCLOCK Clock Generators & Support Products 1 LVCMOS OUT VCXO FEMTOCLOCK
Brand Name Integrated Device Technology Integrated Device Technology
Is it lead-free? Lead free Lead free
Is it Rohs certified? conform to conform to
Maker IDT (Integrated Device Technology) IDT (Integrated Device Technology)
Parts packaging code VFQFPN VFQFPN
package instruction VFQFN-32 VFQFN-32
Contacts 32 32
Manufacturer packaging code NLG32P1 NLG32P1
Reach Compliance Code compliant compliant
ECCN code EAR99 EAR99
Is Samacsys N N
series 810001 810001
Input adjustment MUX MUX
JESD-30 code S-XQCC-N32 S-XQCC-N32
JESD-609 code e3 e3
length 5 mm 5 mm
Logic integrated circuit type PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
Humidity sensitivity level 3 3
Number of functions 1 1
Number of terminals 32 32
Actual output times 2 2
Maximum operating temperature 70 °C 70 °C
Package body material UNSPECIFIED UNSPECIFIED
encapsulated code HVQCCN HVQCCN
Package shape SQUARE SQUARE
Package form CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
Peak Reflow Temperature (Celsius) 260 260
Certification status Not Qualified Not Qualified
Maximum seat height 1 mm 1 mm
Maximum supply voltage (Vsup) 3.465 V 3.465 V
Minimum supply voltage (Vsup) 3.135 V 3.135 V
Nominal supply voltage (Vsup) 3.3 V 3.3 V
surface mount YES YES
Temperature level COMMERCIAL COMMERCIAL
Terminal surface Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed
Terminal form NO LEAD NO LEAD
Terminal pitch 0.5 mm 0.5 mm
Terminal location QUAD QUAD
Maximum time at peak reflow temperature NOT SPECIFIED NOT SPECIFIED
width 5 mm 5 mm
minfmax 175 MHz 175 MHz
Base Number Matches 1 1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2063  435  236  1413  1426  42  9  5  29  56 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号