EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT72401L45D

Description
64 X 4 OTHER FIFO, 55 ns, PDIP16
Categorystorage   
File Size88KB,9 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Parametric View All

IDT72401L45D Overview

64 X 4 OTHER FIFO, 55 ns, PDIP16

IDT72401L45D Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals16
Maximum operating temperature70 Cel
Minimum operating temperature0.0 Cel
Maximum supply/operating voltage5.5 V
Minimum supply/operating voltage4.5 V
Rated supply voltage5 V
maximum access time55 ns
Processing package description0.300 INCH, PLASTIC, DIP-16
stateACTIVE
CraftsmanshipCMOS
packaging shapeRECTANGULAR
Package SizeIN-LINE
Terminal formTHROUGH-HOLE
Terminal spacing2.54 mm
terminal coatingTIN LEAD
Terminal locationDUAL
Packaging MaterialsPLASTIC/EPOXY
Temperature levelCOMMERCIAL
memory width4
organize64 X 4
storage density256 deg
operating modeASYNCHRONOUS
Number of digits64 words
Number of digits64
cycle100 ns
Memory IC typeOTHER FIFO
CMOS PARALLEL FIFO
64 x 4 and 64 x 5
IDT72401
IDT72403
FEATURES:
First-ln/First-Out Dual-Port memory
64 x 4 organization (IDT72401/72403)
RAM-based FIFO with low falI-through time
Low-power consumption
— Active: 175mW (typ.)
Maximum shift rate — 45MHz
High data output drive capability
Asynchronous and simultaneous read and write
Fully expandable by bit width
Fully expandable by word depth
IDT72403 have Output Enable pin to enable output data
High-speed data communications applications
High-performance CMOS technology
Available in CERDIP, plastic DIP and SOIC
Military product compliant to MlL-STD-883, Class B
Standard Military Drawing #5962-86846 and
5962-89523 is listed on this function.
Industrial temperature range (–40°C to +85°C) is available
°
°
(plastic packages only)
DESCRIPTION:
The IDT72401 and IDT72403 are asynchronous high-performance
First-ln/First-Out memories organized 64 words by 4 bits. The IDT72403 also
has an Output Enable (OE) pin. The FlFOs accept 4-bit data at the data input
(D
0
-D
3
). The stored data stack up on a first-in/first-out basis.
A Shift Out (SO) signal causes the data at the next to last word to be shifted
to the output while all other data shifts down one location in the stack. The Input
Ready (IR) signal acts like a flag to indicate when the input is ready for new
data (IR = HIGH) or to signal when the FIFO is full (IR = LOW). The IR signal
can also be used to cascade multiple devices together. The Output Ready (OR)
signal is a flag to indicate that the output remains valid data (OR = HIGH) or
to indicate that the FIFO is empty (OR = LOW). The OR can also be used to
cascade multiple devices together.
Width expansion is accomplished by logically ANDing the IR and OR signals
to form composite signals.
Depth expansion is accomplished by tying the data inputs of one device to
the data outputs of the previous device. The IR pin of the receiving device is
connected to the SO pin of the sending device and the OR pin of the sending
device is connected to the Shift In (SI) pin of the receiving device.
Reading and writing operations are completely asynchronous allowing the
FIFO to be used as a buffer between two digital machines of widely varying
operating frequencies. The 45MHz speed makes these FlFOs ideal for high-
speed communication and controller applications.
Military grade product is manufactured in compliance with the latest revision
of MIL-STD-883, Class B.
FUNCTIONAL BLOCK DIAGRAM
SI
IR
INPUT
CONTROL
LOGIC
WRITE POINTER
WRITE MULTIPLEXER
OUTPUT
ENABLE
OE
(IDT72403 only)
D
0-3
DATA
IN
MEMORY
ARRAY
DATA
IN
Q
0-3
MR
MASTER
RESET
READ MULTIPLEXER
READ POINTER
MASTER
RESET
SO
OR
2747 drw01
IDT and the IDT logo are trademarks of Integrated Device Technology, Inc.
FAST is a trademark of National Semiconductor, Inc.
MILITARY AND COMMERCIAL TEMPERATURE RANGES
1
©
2005
Integrated Device Technology, Inc.
All rights reserved. Product specifications subject to change without notice.
OCTOBER 2005
DSC-2747/10
Voice chip
[i=s]This post was last edited by paulhyde on 2014-9-15 09:28[/i] Design of intelligent recording and playback system based on ISD4000 series chip ([url=http://www.nkcpu.cn]www.nkcpu.cn[/url]...
fhyfm Electronics Design Contest
Want to learn MSP430 low-level driver development by yourself
I have been engaged in pure hardware development for more than a year since graduation. I am familiar with various test equipment, but I know nothing about software. I am self-studying the development...
卧龙生 Microcontroller MCU
(FPGA~2014-07-03) Do you understand the difference between blocking assignment “=” and non-blocking assignment “<=”?
[font=Tahoma][size=5]When I first learned Verilog HDL, I was confused by the "=" and "<=". Then I looked up Baidu and found a good article. I am not confused anymore. As follows, those who are still c...
天明 FPGA/CPLD
Is it better for children to go to university or learn professional skills in the future?
Everyone has thought about their children's future: is it better to go to university or learn technology? I have always preferred learning technology. It doesn't mean that going to university is usele...
哆啦A梦 Talking
Ming Deyang’s latest sharing---There is a new way to use FPGA state machine, four-stage state machine!
[i=s]This post was last edited by njiggih on 2017-2-14 16:12[/i] [align=center][font=黑体][size=26.0pt]Four-stage state machine[/size][/font][/align] [align=left]In FPGA, I believe that those who have e...
njiggih FPGA/CPLD
Who can analyze the FX100 audio analyzer?
[align=left][b][font=等线][size=10.5pt]I wonder if any audio expert can analyze this instrument. Or is there any similar instrument you can recommend? I would like to study it. [/size][/font][/b][/align...
百谷草木 Integrated technical exchanges

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1267  1364  2866  218  2042  26  28  58  5  42 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号