IC62VV12816L
IC62VV12816LL
Document Title
128Kx16 bit 1.8V and Ultra Low Power CMOS Static RAM
Revision History
Revision No
0A
History
Initial Draft
Draft Date
April 23,2002
Remark
Preliminary
The attached datasheets are provided by ICSI. Integrated Circuit Solution Inc reserve the right to change the specifications and
products. ICSI will answer to your questions about device. If you have any questions, please contact the ICSI offices.
Integrated Circuit Solution Inc.
LPSR024-0A 4/23/2002
1
IC62VV12816L
IC62VV12816LL
128K x 16 1.8V ULTRA
LOW POWER CMOS STATIC RAM
FEATURES
• High-speed access times: 70, 100 ns
•
CMOS low power operation
I
CC1
=7mA (typical)* operating
I
SB2
=0.5
µA
(typical)* CMOS standby
* Typical values are measured at V
CC
=1.8V,
T
A
=25°C
• TTL compatible interface levels
• Single 1.65V-2.2V Vcc power supply
• Fully static operation: no clock or refresh
required
• Three state outputs
• Data control for upper and lower bytes
• Industrial temperature available
• Available in the 44-pin TSOP-2 and 48-pin
6*8mm TF-BGA
DESCRIPTION
The
ICSI
IC62VV12816L and IC62VV12816LL are low-power,
2,097,152 bit static RAMs organized as 131,072 words by 16
bits. They are fabricated using
ICSI
's high-performance CMOS
technology. This highly reliable process coupled with innova-
tive circuit design techniques, yields high-performance and low
power consumption devices.
When
CE
is HIGH (deselected) or both
LB
and
UB
are HIGH,
the device assumes a standby mode at which the power
dissipation can be reduced by using CMOS input levels.
Easy memory expansion is provided by using Chip Enable
Output and Enable inputs,
CE
and
OE.
The active LOW Write
Enable (WE) controls both writing and reading of the memory.
A data byte allows Upper Byte (UB) and Lower Byte (LB)
access.
The IC62VV12816L and IC62VV12816LL are packaged in the
JEDEC standare 44-pin TSOP-2 and 48-pin 6*8mm TF-BGA.
FUNCTIONAL BLOCK DIAGRAM
A0-A16
DECODER
128K x 16
MEMORY ARRAY
VCC
GND
I/O0-I/O7
Lower Byte
I/O8-I/O15
Upper Byte
I/O
DATA
CIRCUIT
COLUMN I/O
CE
OE
WE
UB
LB
CONTROL
CIRCUIT
ICSI reserves the right to make changes to its products at any time without notice in order to improve design and supply the best possible product. We assume no responsibility for any errors
which may appear in this publication. © Copyright 2001, Integrated Circuit Solution Inc.
2
Integrated Circuit Solution Inc.
LPSR024-0A 4/23/2002
IC62VV12816L
IC62VV12816LL
OPERATING RANGE
Range
Commercial
Industrial
Ambient Temperature
0°C to +70°C
–40°C to +85°C
V
CC
1.65V- 2.2V
1.65V - 2.2V
ABSOLUTE MAXIMUM RATINGS
(1)
Symbol
V
TERM
T
BIAS
V
CC
T
STG
P
T
Parameter
Terminal Voltage with Respect to GND
Temperature Under Bias
Vcc related to GND
Storage Temperature
Power Dissipation
Value
–0.5 to Vcc + 0.4
–40 to + 85
–0.3 to + 2.4
–65 to + 150
1.0
Unit
V
°C
V
°C
W
Notes:
1. Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the
device. This is a stress rating only and functional operation of the device at these or any other conditions above
those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect reliability.
DC ELECTRICAL CHARACTERISTICS
(Over Operating Range)
Symbol
V
OH
V
OL
V
IH
(1)
V
IL
(2)
I
LI
I
LO
Parameter
Output HIGH Voltage
Output LOW Voltage
Input HIGH Voltage
Input LOW Voltage
Input Leakage
Output Leakage
Test Conditions
I
OH
= –0.1 mA
I
OL
= 0.1 mA
Min.
1.4
—
1.4
–0.2
–1
–1
Max.
—
0.2
V
CC
+ 0.2
0.4
1
1
Unit
V
V
V
V
µA
µA
GND
≤
V
IN
≤
V
CC
GND
≤
V
OUT
≤
V
CC
, O
UTPUTS
D
ISABLED
Notes:
1. V
IH
(max.) = V
CC
+2.0V for pulse width less than 10 ns.
2. V
IL
(min.) = –2.0V for pulse width less than 10 ns.
CAPACITANCE
(1)
Symbol
C
IN
C
OUT
Parameter
Input Capacitance
Output Capacitance
Conditions
V
IN
= 0V
V
OUT
= 0V
Max.
6
8
Unit
pF
pF
Notes:
1. Tested initially and after any design or process changes that may affect these parameters.
4
Integrated Circuit Solution Inc.
LPSR024-0A 4/23/2002
IC62VV12816L
IC62VV12816LL
AC TEST CONDITIONS
Parameter
Input Pulse Level
Input Rise and Fall Times
Input Reference Level
Output Reference Level
Output Load
Unit
0.4V to 1.4V
5 ns
0.9V
0.9V
See Figures 1
AC TEST LOADS
1 TTL
OUTPUT
100 pF
Including
jig and
scope
OUTPUT
5 pF
Including
jig and
scope
1 TTL
Figure 1
Figure 2
IC62VV12816L POWER SUPPLY CHARACTERISTICS
(1)
(Over Operating Range)
Symbol Parameter
I
CC
1
I
CC
2
I
SB
2
Vcc Dynamic Operating
Supply Current
Vcc Dynamic Operating
Supply Current
CMOS Standby
Current (CMOS Inputs)
Test Conditions
V
CC
= 1.8V,
I
OUT
= 0 mA, f = f
MAX
V
CC
=1.8V,
I
OUT
= 0 mA, f = 1MH
Z
V
CC
= Max., Other inputs= 0 - V
CC
1) CE
≥
V
CC
– 0.2V (CE controlled)
2)
LB/ UB
≥
V
CC
– 0.2V (LB/
UB
controlled)
Com.
Ind.
Com.
Ind.
Com.
Ind.
-70
Min. Max.
—
—
—
—
—
—
15
15
2
2
35
50
-100
Min. Max.
—
—
—
—
—
—
10
10
2
2
35
50
Unit
mA
mA
µA
Note:
1. At f = f
MAX
, address and data inputs are cycling at the maximum frequency, f = 0 means no input lines change.
Integrated Circuit Solution Inc.
LPSR024-0A 4/23/2002
5