EEWORLDEEWORLDEEWORLD

Part Number

Search

HY57V281620HCLT-8I

Description
4 Banks x 2M x 16bits Synchronous DRAM
Categorystorage    storage   
File Size73KB,11 Pages
ManufacturerSK Hynix
Websitehttp://www.hynix.com/eng/
Download Datasheet Parametric View All

HY57V281620HCLT-8I Overview

4 Banks x 2M x 16bits Synchronous DRAM

HY57V281620HCLT-8I Parametric

Parameter NameAttribute value
MakerSK Hynix
Parts packaging codeTSOP2
package instructionTSOP2, TSOP54,.46,32
Contacts54
Reach Compliance Codeunknow
ECCN codeEAR99
access modeFOUR BANK PAGE BURST
Maximum access time6 ns
Other featuresAUTO/SELF REFRESH
Maximum clock frequency (fCLK)125 MHz
I/O typeCOMMON
interleaved burst length1,2,4,8
JESD-30 codeR-PDSO-G54
JESD-609 codee6
length22.238 mm
memory density134217728 bi
Memory IC TypeSYNCHRONOUS DRAM
memory width16
Number of functions1
Number of ports1
Number of terminals54
word count8388608 words
character code8000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize8MX16
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeTSOP2
Encapsulate equivalent codeTSOP54,.46,32
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE
power supply3.3 V
Certification statusNot Qualified
refresh cycle4096
Maximum seat height1.194 mm
self refreshYES
Continuous burst length1,2,4,8,FP
Maximum standby current0.001 A
Maximum slew rate0.2 mA
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTIN BISMUTH
Terminal formGULL WING
Terminal pitch0.8 mm
Terminal locationDUAL
width10.16 mm
HY57V281620HC(L/S)T-I Series
4 Banks x 2M x 16bits Synchronous DRAM
DESCRIPTION
The Hynix HY57V281620HC(L/S)T is a 134,217,728bit CMOS Synchronous DRAM, ideally suited for the Mobile applications which
require low power consumption and extended temperature range. HY57V281620HC(L/S)T is organized as 4banks of 2,097,152x16
HY57V281620HC(L/S)T is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are
synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input
and output voltage levels are compatible with LVTTL.
Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write cycles initiated
by a single control command (Burst length of 1,2,4,8, or full page), and the burst count sequence(sequential or interleave). A burst of
read or write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a new burst
read or write command on any cycle. (This pipelined design is not restricted by a `2N` rule.)
FEATURES
Single 3.3±0.3V power supply
All device pins are compatible with LVTTL interface
JEDEC standard 400mil 54pin TSOP-II with 0.8mm
of pin pitch
All inputs and outputs referenced to positive edge of
system clock
Data mask function by UDQM or LDQM
Internal four banks operation
Auto refresh and self refresh
4096 refresh cycles / 64ms
Programmable Burst Length and Burst Type
- 1, 2, 4, 8 or Full page for Sequential Burst
- 1, 2, 4 or 8 for Interleave Burst
Programmable CAS Latency ; 2, 3 Clocks
ORDERING INFORMATION
Part No.
HY57V281620HCT-6I
HY57V281620HCT-7I
HY57V281620HCT-KI
HY57V281620HCT-HI
HY57V281620HCT-8I
HY57V281620HCT-PI
HY57V281620HCT-SI
HY57V281620HC(L/S)T-6I
HY57V281620HC(L/S)T-7I
HY57V281620HC(L/S)T-KI
HY57V281620HC(L/S)T-HI
HY57V281620HC(L/S)T-8I
HY57V281620HC(L/S)T-PI
HY57V281620HC(L/S)T-SI
Clock Frequency
166MHz
143MHz
133MHz
133MHz
125MHz
100MHz
100MHz
166MHz
143MHz
133MHz
133MHz
125MHz
100MHz
100MHz
Power
Organization
Interface
Package
Normal
4Banks x 2Mbits
x16
LVTTL
400mil 54pin TSOP II
Low power
This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any responsibility for use
of circuits described. No patent licenses are implied.
Rev. 1.0/Mar. 02
1
A simple question
What does #ifdef xxxx ... #else ... #endif mean in a program ? What is the difference between it and if statement? If anyone has relevant information, please send it to me....
jgdfiougiro MCU
About msp430 programmer and emulator
[size=4] For MSP430, whether it is simulation or burning programs, it can generally be done through: JTAG, SBW, BSL interfaces. JTAG and SBW interfaces can be used for simulation interfaces, and BSL i...
fish001 Microcontroller MCU
SCI-FIFO help in TMS320F28027
I have never understood the FIFO stack in SCI. How are the data streams in red in the example sent and received? Is 00 sent at the beginning? Is the received data stored in the FIFO or the RXBUFER? Ex...
the_wanted Microcontroller MCU
Regarding interrupt priority
#include #define uchar unsigned char; sbit p1=P0^4;//buzzer address uchar code table[]={ 0xc0,0xf9,0xa4,0xb0, 0x99,0x92,0x82,0xf8, 0x80,0x90,0x88,0x80, 0xc6,0xc0,0x86,0x8e }; uchar num,t; void delay(i...
niuhaibing Embedded System
YL2440 development board SD card cannot be recognized
[size=14px]The Ulong 2440 development board cannot recognize the SD card. I have checked many people's posts on the Internet but still can't fix it. [color=#0000FF] Now I have done the following: (1) ...
rto.wang Embedded System
How to develop database access under Windows Mobile?
How to develop database access under windows mobile? The development environment is vc2005...
bianerbao Embedded System

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 455  2658  592  2873  1419  10  54  12  58  29 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号