EEWORLDEEWORLDEEWORLD

Part Number

Search

531QB1286M00DGR

Description
CMOS/TTL Output Clock Oscillator, 1286MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531QB1286M00DGR Overview

CMOS/TTL Output Clock Oscillator, 1286MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531QB1286M00DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Is SamacsysN
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency1286 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Common sense for choosing car rental models
Common sense in choosing car rental models 1. The heavier the car, the more fuel it consumes From the perspective of fuel saving, the weight of a car is directly proportional to its fuel consumption, ...
jingleizy Talking
Differences between CCD and CMOS sensors
What are CCD and CMOS sensors? CCD: Charge Coupled Device Image Sensor CCD (Charge Coupled Device) is made of a highly sensitive semiconductor material that can convert light into electric charge, whi...
西点 Sensor
About FPGA program solidification
Extracted from: http://www.cnblogs.com/feng-bxr/articles/2469718.htmlActive configuration mode (AS) and passive configuration mode (PS) and the most commonly used (JTAG) configuration mode: AS is the ...
mdq123 FPGA/CPLD
Purchase: driver level through NP, simulate keyboard keys, mouse movement, code.
Wanted: Driver level pass NP, simulate keyboard keystrokes, mouse movement, code. Please contact us at 13406738163. pass86@gmail.com...
lichangjd Embedded System
Standard amplifier functions in HEV/EV battery management systems
[i=s]This post was last edited by qwqwqw2088 on 2019-9-23 07:54[/i]Hybrid electric vehicles (HEV) and electric vehicles (EV) are gaining popularity because they have low (zero) emissions and low maint...
qwqwqw2088 Analogue and Mixed Signal
IIC bus
Use software to simulate IIC on 51 void delay10us(void) //error 0us { unsigned char a,b; for(b=1;b>0;b--) for(a=10;a>0;a-- ); } void delay10ms(void) //error 0us { unsigned char a,b; for(b=1;b>0;b--) f...
意想不到1 51mcu

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2194  1373  843  2035  1641  45  28  17  41  34 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号