Supports 100 MHz and 125 MHz reference clock frequencies
–
Flexible port clocking modes
•
Common clock
•
Non-common clock
•
Local port clock with SSC (spread spectrum setting) and port
reference clock input
Hot-Plug and Hot Swap
–
Hot-plug controller on all ports
•
Hot-plug supported on all downstream switch ports
–
All ports support hot-plug using low-cost external I
2
C I/O
expanders
–
Configurable presence-detect supports card and cable appli-
cations
–
GPE output pin for hot-plug event notification
•
Enables SCI/SMI generation for legacy operating system
support
–
Hot-swap capable I/O
Power Management
–
Supports D0, D3hot and D3 power management states
–
Active State Power Management (ASPM)
•
Supports L0, L0s, L1, L2/L3 Ready, and L3 link states
•
Configurable L0s and L1 entry timers allow performance/
power-savings tuning
–
SerDes power savings
•
Supports low swing / half-swing SerDes operation
•
SerDes associated with unused ports are turned off
•
SerDes associated with unused lanes are placed in a low
power state
Reliability, Availability, and Serviceability (RAS)
–
ECRC support
–
AER on all ports
–
SECDED ECC protection on all internal RAMs
–
End-to-end data path parity protection
–
Checksum Serial EEPROM content protected
–
Ability to generate an interrupt (INTx or MSI) on link up/down
transitions
Initialization / Configuration
–
Supports Root (BIOS, OS, or driver), Serial EEPROM, or
SMBus switch initialization
–
Common switch configurations are supported with pin strap-
ping (no external components)
–
Supports in-system Serial EEPROM initialization/program-
ming
On-Die Temperature Sensor
–
Range of 0 to 127.5 degrees Celsius
–
Three programmable temperature thresholds with over and
under temperature threshold alarms
–
Automatic recording of maximum high or minimum low
temperature
9 General Purpose I/O
Test and Debug
–
Ability to inject AER errors simplifies in system error handling
software validation
–
On-chip link activity and status outputs available for several
ports
–
Per port link activity and status outputs available using
external I
2
C I/O expander for all remaining ports
–
Supports IEEE 1149.6 AC JTAG and IEEE 1149.1 JTAG
Standards and Compatibility
–
PCI Express Base Specification 2.1 compliant
–
Implements the following optional PCI Express features
•
Advanced Error Reporting (AER) on all ports
•
End-to-End CRC (ECRC)
•
Access Control Services (ACS)
•
Device Serial Number Enhanced Capability
•
Sub-System ID and Sub-System Vendor ID Capability
•
Internal Error Reporting
•
Multicast
•
VGA and ISA enable
•
L0s and L1 ASPM
•
ARI
Power Supplies
–
Requires three power supply voltages (1.0V, 2.5V, and 3.3V)
Packaged in a 23mm x 23mm 484-ball Flip Chip BGA with
1mm ball spacing
Product Description
With Non-Transparent Bridging functionality and innovative Switch
Partitioning feature, the PES32NT24AG2 allows true multi-host or multi-
processor communications in a single device. Integrated DMA control-
lers enable high-performance system design by off-loading data transfer
operations across memories from the processors. Each lane is capable
of 5 GT/s link speed in both directions and is fully compliant with PCI
Express Base Specification 2.1.
A non-transparent bridge (NTB) is required when two PCI Express
domains need to communicate to each other. The main function of the
NTB block is to initialize and translate addresses and device IDs to
allow data exchange across PCI Express domains. The major function-
alities of the NTB block are summarized in
Table 1.
2 of 38
December 17, 2013
IDT 89HPES32NT24AG2 Datasheet
Block Diagram
x8
x4
x2
x1
x1
x1
x2
x1
x1
x2
x1
x1
x4
x2
x1
S e rD e s
D L /T L
S e rD es
D L /T L
Se rD e s
D L/T L
S e rD e s
D L /T L
Se rD e s
D L/T L
S erD es
D L /T L
S e rD e s
D L/T L
S e rD e s
D L /T L
SerDes
SerDes
DL/TL
DL/TL
x2
x4
x2
NT B
NT B
NTB
N TB
DL/TL
SerDes
DL/TL
x4
x2
x8
SerDes
x2
x8
DM A
DL/TL
24-Po rt Sw itc h C o re
NT B
NT B
N TB
NTB
DM A
SerDes
DL/TL
x2
x4
SerDes
DL/TL
x2
x2
x4
x2
SerDes
SerDes
DL/TL
D L /T L
S e rD e s
D L /T L
Se rD e s
D L /T L
S e rD es
D L /T L
Se rD e s
D L /T L
S e rD es
D L /T L
Se rD e s
D L /T L
S erD es
D L /T L
S e rD e s
x1
x2
x1
x1
x2
x4
x1
x1
x2
x1
x1
x2
x4
x1
x8
Figure 1 PES32NT24AG2 Block Diagram
Function
NTB ports
Mapping table
entries
Mapping windows
Number
Up to 8
Up to 64 for entire
device
Six 32-bits or three
64-bits
Description
Each device can be configured to have up to 8 NTB functions and can support up to 8 CPUs/roots.
Each device can have up to 64 masters ID for address and ID translations.
Each NT port has six BARs, where each BAR opening an NT window to another domain.
Lookup-table translation divides the BAR aperture into up to 24 segments, where each segment
has independent translation programming and is associated with an entry in a look-up table.
Doorbell register is used for event signaling between domains, where an outbound doorbell bit sets
a corresponding bit at the inbound doorbell in the other domain.
Message registers allow mailbox message passing between domains -- message placed in the
inbound register will be seen at the outbound register at the other domain.
Table 1 Non-Transparent Bridge Function Summary
Address translation Direct-address and
lookup table trans-
lations
Doorbell registers
Message registers
32 bits
4 inbound and out-
bound registers of
32-bits
3 of 38
December 17, 2013
IDT 89HPES32NT24AG2 Datasheet
SMBus Interface
The PES32NT24AG2 contains two SMBus interfaces. The slave interface provides full access to the configuration registers in the
PES32NT24AG2, allowing every configuration register in the device to be read or written by an external agent. The master interface allows the default
configuration register values of the PES32NT24AG2 to be overridden following a reset with values programmed in an external serial EEPROM. The
master interface is also used by an external Hot-Plug I/O expander.
Each of the two SMBus interfaces contain an SMBus clock pin and an SMBus data pin. In addition, the slave SMBus has SSMBADDR1 and
SSMBADDR2 pins. As shown in
Figure 2,
the master and slave SMBuses may only be used in a split configuration. In the split configuration, the
master and slave SMBuses operate as two independent buses; thus, multi-master arbitration is not required. The SMBus master interface does not
support SMBus arbitration. As a result, the switch’s SMBus master must be the only master in the SMBus lines that connect to the serial EEPROM
and I/O expander slaves.
Switch
Processor
SMBus
Master
...
Other
SMBus
Devices
SSMBCLK
SSMBDAT
MSMBCLK
MSMBDAT
Serial
EEPROM
Hot-Plug
I/O
Expander
Figure 2 Split SMBus Interface Configuration
Hot-Plug Interface
The PES32NT24AG2 supports PCI Express Hot-Plug on each downstream port (ports 1 through 23). To reduce the number of pins required on the
device, the PES32NT24AG2 utilizes an external I/O expander, such as that used on PC motherboards, connected to the SMBus master interface.
Following reset and configuration, whenever the state of a Hot-Plug output needs to be modified, the PES32NT24AG2 generates an SMBus transac-
tion to the I/O expander with the new value of all of the outputs. Whenever a Hot-Plug input changes, the I/O expander generates an interrupt which is
received on the IOEXPINTN input pin (alternate function of GPIO) of the PES32NT24AG2. In response to an I/O expander interrupt, the
PES32NT24AG2 generates an SMBus transaction to read the state of all of the Hot-Plug inputs from the I/O expander.
General Purpose Input/Output
The PES32NT24AG2 provides 9 General Purpose I/O (GPIO) pins that may be individually configured as general purpose inputs, general purpose
outputs, or alternate functions. All GPIO pins are shared with other on-chip functions. These alternate functions may be enabled via software, SMBus
slave interface, or serial configuration EEPROM.
Pin Description
The following tables list the functions of the pins provided on the PES32NT24AG2. Some of the functions listed may be multiplexed onto the same
pin. The active polarity of a signal is defined using a suffix. Signals ending with an “N” are defined as being active, or asserted, when at a logic zero
(low) level. All other signals (including clocks, buses, and select lines) will be interpreted as being active, or asserted, when at a logic one (high) level.
Differential signals end with a suffix “N” or “P.” The differential signal ending in “P” is the positive portion of the differential pair and the differential signal
ending in “N” is the negative portion of the differential pair.
[i=s]This post was last edited by LS_lpy on 2014-1-14 17:59[/i] Upper computer interfaceUpper computer UDP server C# code[code]using System; using System.Collections.Generic; using System.ComponentMod...
I have a small program that needs a function to return a value, but after returning the value, the function has to perform certain operations before it can exit, and I don't want to use global variabl...
The equipment in the factory is very old, and the software of the equipment itself is also relatively old. Now the hardware in the market is updated very quickly, but the software does not support the...
[b][color=#ff0000]1.通过MEMORY伪指令来指示存储空间[/color][/b]
MEMORY
{PAGE 0:/* Program Memory */[color=#ff0000]/* 程序存储空间 */[/color]/* Memory (RAM/FLASH/OTP) blocks can be moved to PAGE1 for data allocation */PR...
As shown in the figure above, the input is 220V AC. After the rectifier bridge, the voltage across the 47uF capacitor is 318V, which is fine. The TNY277PN BP/M power supply is 5.80V, which is also fin...
[font=宋体]There are still 4 days left until 2017. EEWorld just gave me such a good event. It is really a good choice to summarize my 2016. [/font] [font=宋体]I changed my job in 2016. I started from soft...
The core of a machine vision system is image acquisition and processing. All information comes from images, and image quality is crucial to the entire vision system. A good image can improve the st...[Details]
A parallel inverter consists of two thyristors (T1 and T2), a capacitor, a center-tapped transformer, and an inductor. The thyristors provide a current path, while the inductor L maintains a consta...[Details]
In recent years, many people have switched to new energy vehicles, and this type of vehicle has indeed been highly sought after and is considered the future direction of automobile development, and...[Details]
In recent years, the government has increasingly supported electric vehicles, and the number of electric vehicles has increased. Observant drivers will notice that there are many more green license...[Details]
Limited vocabulary recognition
According to the number of characters, words or short sentences in the vocabulary, it can be roughly divided into: less than 100 is small vocabulary; 100-1000 is...[Details]
Introduction to the principles of speech recognition technology
Automatic speech recognition (ASR) technology aims to enable computers to understand human speech and extract the textual inform...[Details]
introduction
Sonar imaging is of great significance in marine resource development and defense. Its long range, intuitive display of the observed area, and target identification make it widely...[Details]
We often hear about the precautions for using pure electric vehicles in winter, and many owners even develop relevant strategies, such as adopting a "charge as you go" principle for their vehicles,...[Details]
There are more and more electric vehicles. Recently, I have heard some news about electric vehicles performing poorly in winter. I would like to briefly introduce whether heat pump technology is mo...[Details]
As the range of electric vehicles continues to increase, driving electric vehicles for long-distance travel has become a trend. For high-speed travel, how much impact will high-speed driving of ele...[Details]
Electric vehicles are composed of three main components: electric motors, electric motors, and electric vehicles. Maintenance is much simpler than for gasoline-powered vehicles. Maintenance for ele...[Details]
Common Mode Semiconductor has officially launched the GM6503 series—a 5 V, 3 A synchronous step-down DC/DC power module designed for optical communications, servers, industrial applications, and FP...[Details]
On August 18th, China's largest expressway
charging station,
the G25 Changshen Expressway Tonglu Service Area (South Area), officially opened and launched its integrated solar-storage-charg...[Details]
Silicon Labs (also known as "Silicon Labs"), an innovative leader in low-power wireless connectivity, will showcase its cutting-edge artificial intelligence (AI) and Internet of Things (IoT) solu...[Details]
The Waveshare ESP32-P4-ETH is a compact ESP32-P4 development board with Ethernet and PoE support. It looks very similar to the Olimex ESP32-P4-DevKit, minus the pUEXT connector. However, we've also...[Details]