EEWORLDEEWORLDEEWORLD

Part Number

Search

5SGXEABN2F45I2

Description
FPGA - Field Programmable Gate Array FPGA - Stratix V GX 2640 LABs 840 IOs
CategoryProgrammable logic devices    Programmable logic   
File Size812KB,23 Pages
ManufacturerIntel
Websitehttp://www.intel.com/
Download Datasheet Parametric View All

5SGXEABN2F45I2 Online Shopping

Suppliers Part Number Price MOQ In stock  
5SGXEABN2F45I2 - - View Buy Now

5SGXEABN2F45I2 Overview

FPGA - Field Programmable Gate Array FPGA - Stratix V GX 2640 LABs 840 IOs

5SGXEABN2F45I2 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerIntel
package instructionBGA, BGA1932,44X44,40
Reach Compliance Codecompliant
JESD-30 codeS-PBGA-B1932
length45 mm
Configurable number of logic blocks35920
Number of entries840
Number of logical units952000
Output times840
Number of terminals1932
Maximum operating temperature100 °C
Minimum operating temperature-40 °C
organize35920 CLBS
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA1932,44X44,40
Package shapeSQUARE
Package formGRID ARRAY
power supply0.9,1.5,2.5,2.5/3,1.2/3 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height3.9 mm
Maximum supply voltage0.93 V
Minimum supply voltage0.87 V
Nominal supply voltage0.9 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width45 mm
2015.10.01
Stratix V Device Overview
Subscribe
Send Feedback
SV51001
Altera’s 28-nm Stratix
®
V FPGAs include innovations such as an enhanced core architecture, integrated
transceivers up to 28.05 gigabits per second (Gbps), and a unique array of integrated hard intellectual
property (IP) blocks.
With these innovations, Stratix V FPGAs deliver a new class of application-targeted devices optimized for:
• Bandwidth-centric applications and protocols, including PCI Express
®
(PCIe
®
) Gen3
• Data-intensive applications for 40G/100G and beyond
• High-performance, high-precision digital signal processing (DSP) applications
Stratix V devices are available in four variants (GT, GX, GS, and E), each targeted for a different set of
applications. For higher volume production, you can prototype with Stratix V FPGAs and use the low-
risk, low-cost path to HardCopy
®
V ASICs.
Related Information
Stratix V Device Handbook: Known Issues
Lists the planned updates to the
Stratix V Device Handbook
chapters.
Stratix V Family Variants
The Stratix V device family contains the GT, GX, GS, and E variants.
Stratix V GT
devices, with both 28.05-Gbps and 12.5-Gbps transceivers, are optimized for applications
that require ultra-high bandwidth and performance in areas such as 40G/100G/400G optical communica‐
tions systems and optical test systems. 28.05-Gbps and 12.5-Gbps transceivers are also known as GT and
GX channels, respectively.
Stratix V GX
devices offer up to 66 integrated transceivers with 14.1-Gbps data rate capability. These
transceivers also support backplane and optical interface applications. These devices are optimized for
high-performance, high-bandwidth applications such as 40G/100G optical transport, packet processing,
and traffic management found in wireline, military communications, and network test equipment
markets.
Stratix V GS
devices have an abundance of variable precision DSP blocks, supporting up to 3,926 18x18
or 1,963 27x27 multipliers. In addition, Stratix V GS devices offer integrated transceivers with 14.1-Gbps
data rate capability. These transceivers also support backplane and optical interface applications. These
devices are optimized for transceiver-based DSP-centric applications found in wireline, military,
broadcast, and high-performance computing markets.
2015 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, ENPIRION, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are
trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as
trademarks or service marks are the property of their respective holders as described at
www.altera.com/common/legal.html.
Altera warrants performance
of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any
products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information,
product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device
specifications before relying on any published information and before placing orders for products or services.
©
ISO
9001:2008
Registered
www.altera.com
101 Innovation Drive, San Jose, CA 95134
Easy to get started with MCU C language
It contains a detailed introduction to the basic knowledge of MCU C language and the use of Keil and other related software, which is very suitable for beginners....
11hwu2 MCU
How to set the style when using ResultSetView as dataGrid data source?
When setting the style of dataGrid, a datatable is usually used as its data source. I use SqlCeDataReader in the background to query. If I use datatable to convert the read value and use it as the dat...
weipingid Embedded System
【PLC based on IoT】---Burn IIOT OS for PLC master control
Step 1: Select the domestic industrial Internet of Things operating system, select the corresponding TF card, and click burn.Step 2: After the burning is completed, insert the TF card into the Raspber...
cpsiot DigiKey Technology Zone
I want the package information or PcbLib of potentiometer and touch button
These two things, standard size, direct plug package. Who has them? DXP 2004 or later format or PDF package data are both OK....
cl17726 PCB Design
Friends who want to switch from industry to finance and invest in semiconductors, please read this
[i=s]This post was last edited by a large semiconductor investment group on 2021-4-6 10:15[/i]If you are interested, please contact me and add my WeChat 389529778. The industry may be limited to a cer...
大型半导体投资集团 Recruitment
Recommended Classic Materials on Software Testing (XI) --- Detailed Explanation of Software Performance Testing Process and Case Analysis
[align=center][size=5][b][font=宋体]Recommendation of Classic Materials on Software Testing (XI)[/font][font=Times New Roman]---[/font][color=#000]Detailed Explanation of Software Performance Testing Pr...
tiankai001 Download Centre

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 359  486  190  1109  2246  8  10  4  23  46 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号