EEWORLDEEWORLDEEWORLD

Part Number

Search

74AUP1G00GW,125

Description
Logic Gates 1.8V SINGLE 2-INPUT
Categorylogic    logic   
File Size932KB,21 Pages
ManufacturerNXP
Websitehttps://www.nxp.com
Environmental Compliance
Download Datasheet Parametric Compare View All

74AUP1G00GW,125 Overview

Logic Gates 1.8V SINGLE 2-INPUT

74AUP1G00GW,125 Parametric

Parameter NameAttribute value
Brand NameNXP Semiconductor
Is it Rohs certified?conform to
MakerNXP
Parts packaging codeTSSOP
package instructionTSSOP, TSSOP5/6,.08
Contacts5
Manufacturer packaging codeSOT353-1
Reach Compliance Codecompliant
seriesAUP/ULP/V
JESD-30 codeR-PDSO-G5
JESD-609 codee3
length2.05 mm
Load capacitance (CL)30 pF
Logic integrated circuit typeNAND GATE
MaximumI(ol)0.0017 A
Humidity sensitivity level1
Number of functions1
Number of entries2
Number of terminals5
Maximum operating temperature125 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeTSSOP
Encapsulate equivalent codeTSSOP5/6,.08
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE, SHRINK PITCH
Peak Reflow Temperature (Celsius)260
power supply1.2/3.3 V
Prop。Delay @ Nom-Sup24.9 ns
propagation delay (tpd)24.9 ns
Certification statusNot Qualified
Schmitt triggerNO
Maximum seat height1.1 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)0.8 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelAUTOMOTIVE
Terminal surfaceTin (Sn)
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationDUAL
Maximum time at peak reflow temperature30
width1.25 mm
Base Number Matches1
74AUP1G00
Low-power 2-input NAND gate
Rev. 6 — 27 June 2012
Product data sheet
1. General description
The 74AUP1G00 provides the single 2-input NAND function.
Schmitt-trigger action at all inputs makes the circuit tolerant to slower input rise and fall
times across the entire V
CC
range from 0.8 V to 3.6 V.
This device ensures a very low static and dynamic power consumption across the entire
V
CC
range from 0.8 V to 3.6 V.
This device is fully specified for partial Power-down applications using I
OFF
.
The I
OFF
circuitry disables the output, preventing the damaging backflow current through
the device when it is powered down.
2. Features and benefits
Wide supply voltage range from 0.8 V to 3.6 V
High noise immunity
Complies with JEDEC standards:
JESD8-12 (0.8 V to 1.3 V)
JESD8-11 (0.9 V to 1.65 V)
JESD8-7 (1.2 V to 1.95 V)
JESD8-5 (1.8 V to 2.7 V)
JESD8-B (2.7 V to 3.6 V)
ESD protection:
HBM JESD22-A114F Class 3A exceeds 5000 V
MM JESD22-A115-A exceeds 200 V
CDM JESD22-C101E exceeds 1000 V
Low static power consumption; I
CC
= 0.9
µA
(maximum)
Latch-up performance exceeds 100 mA per JESD 78 Class II
Inputs accept voltages up to 3.6 V
Low noise overshoot and undershoot < 10 % of V
CC
I
OFF
circuitry provides partial Power-down mode operation
Multiple package options
Specified from
−40 °C
to +85
°C
and
−40 °C
to +125
°C

74AUP1G00GW,125 Related Products

74AUP1G00GW,125 74AUP1G00GN,132 74AUP1G00GF,132
Description Logic Gates 1.8V SINGLE 2-INPUT Logic Gates NAND 4.6 V 20 mA Logic Gates 1.8V SGL LOW-PWR
Brand Name NXP Semiconductor NXP Semiconductor NXP Semiconductor
Is it Rohs certified? conform to conform to conform to
Maker NXP NXP NXP
Parts packaging code TSSOP SON SON
package instruction TSSOP, TSSOP5/6,.08 0.90 X 1 MM, 0.35 MM HEIGHT, SOT-1115, SON-6 VSON, SOLCC6,.04,14
Contacts 5 6 6
Manufacturer packaging code SOT353-1 SOT1115 SOT891
Reach Compliance Code compliant compliant compliant
series AUP/ULP/V - AUP/ULP/V
JESD-30 code R-PDSO-G5 - R-PDSO-N6
JESD-609 code e3 - e3
length 2.05 mm - 1 mm
Load capacitance (CL) 30 pF - 30 pF
Logic integrated circuit type NAND GATE - NAND GATE
MaximumI(ol) 0.0017 A - 0.0017 A
Humidity sensitivity level 1 - 1
Number of functions 1 - 1
Number of entries 2 - 2
Number of terminals 5 - 6
Maximum operating temperature 125 °C - 125 °C
Minimum operating temperature -40 °C - -40 °C
Package body material PLASTIC/EPOXY - PLASTIC/EPOXY
encapsulated code TSSOP - VSON
Encapsulate equivalent code TSSOP5/6,.08 - SOLCC6,.04,14
Package shape RECTANGULAR - RECTANGULAR
Package form SMALL OUTLINE, THIN PROFILE, SHRINK PITCH - SMALL OUTLINE, VERY THIN PROFILE
Peak Reflow Temperature (Celsius) 260 - 260
power supply 1.2/3.3 V - 1.2/3.3 V
Prop。Delay @ Nom-Sup 24.9 ns - 24.9 ns
propagation delay (tpd) 24.9 ns - 24.9 ns
Certification status Not Qualified - Not Qualified
Schmitt trigger NO - NO
Maximum seat height 1.1 mm - 0.5 mm
Maximum supply voltage (Vsup) 3.6 V - 3.6 V
Minimum supply voltage (Vsup) 0.8 V - 0.8 V
surface mount YES - YES
technology CMOS - CMOS
Temperature level AUTOMOTIVE - AUTOMOTIVE
Terminal surface Tin (Sn) - Tin (Sn)
Terminal form GULL WING - NO LEAD
Terminal pitch 0.65 mm - 0.35 mm
Terminal location DUAL - DUAL
Maximum time at peak reflow temperature 30 - 30
width 1.25 mm - 1 mm
Base Number Matches 1 1 -

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2438  619  633  89  236  50  13  2  5  12 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号