EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8161Z32T-166IT

Description
18Mb Pipelined and Flow Through Synchronous NBT SRAM
File Size596KB,36 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Download Datasheet View All

GS8161Z32T-166IT Overview

18Mb Pipelined and Flow Through Synchronous NBT SRAM

GS8161Z18(T/D)/GS8161Z32(D)/GS8161Z36(T/D)
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• User-configurable Pipeline and Flow Through mode
• NBT (No Bus Turn Around) functionality allows zero wait
read-write-read bus utilization
• Fully pin-compatible with both pipelined and flow through
NtRAM™, NoBL™ and ZBT™ SRAMs
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 2.5 V or 3.3 V +10%/–10% core power supply
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2M, 4M, and 8M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ pin for automatic power-down
• JEDEC-standard 100-lead TQFP and 165-bump FP-BGA
packages
18Mb Pipelined and Flow Through
Synchronous NBT SRAM
250 MHz–133 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable, ZZ and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8161Z18(T/D)/GS8161Z32(D)/GS8161Z36(T/D) may
be configured by the user to operate in Pipeline or Flow
Through mode. Operating as a pipelined synchronous device,
in addition to the rising-edge-triggered registers that capture
input signals, the device incorporates a rising-edge-triggered
output register. For read cycles, pipelined SRAM output data is
temporarily stored by the edge triggered output register during
the access cycle and then released to the output drivers at the
next rising edge of clock.
The GS8161Z18(T/D)/GS8161Z32(D)/GS8161Z36(T/D) is
implemented with GSI's high performance CMOS technology
and is available in JEDEC-standard 100-pin TQFP and
165-bump FP-BGA packages.
Functional Description
The GS8161Z18(T/D)/GS8161Z32(D)/GS8161Z36(T/D) is an
18Mbit Synchronous Static SRAM. GSI's NBT SRAMs, like
ZBT, NtRAM, NoBL or other pipelined read/double late write
or flow through read/single late write SRAMs, allow
utilization of all available bus bandwidth by eliminating the
need to insert deselect cycles when the device is switched from
read to write cycles.
Parameter Synopsis
Pipeline
3-1-1-1
3.3 V
2.5 V
Flow
Through
2-1-1-1
3.3 V
2.5 V
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
Curr
(x18)
Curr
(x32/x36)
-250 -225 -200 -166 -150 -133 Unit
2.5 2.7 3.0 3.4 3.8 4.0 ns
4.0 4.4 5.0 6.0 6.7 7.5 ns
280
330
275
320
5.5
5.5
175
200
175
200
255
300
250
295
6.0
6.0
165
190
165
190
230
270
230
265
6.5
6.5
160
180
160
180
200
230
195
225
7.0
7.0
150
170
150
170
185
215
180
210
7.5
7.5
145
165
145
165
165
190
165
185
8.5
8.5
135
150
135
150
mA
mA
mA
mA
ns
ns
mA
mA
mA
mA
Rev: 2.15 11/2004
1/36
© 1998, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Software design of nios
Does anyone know how to design FPGA in nios? I have a question. Where can I find the detailed description of altera_avalon_pio_regs.h? Also, UART TIMER, etc....
heningbo FPGA/CPLD
Ask for advice from all the heroes
I just started using stm32. Can I use the v2.0 firmware library to develop the stm32f107RB USB slave device? I can't understand the USB-OTG-FS in the v3.0 library. Please help me....
天马行风 stm32/stm8
Analysis on the white-label tablet market and business model
[i=s]This post was last edited by jameswangsynnex on 2015-3-3 19:53[/i] NPD DisplaySearch Shanghai Office, May 20, 2014---The tablet market has been a hot topic in 2013. The good market growth, the im...
azhiking Mobile and portable
[TI's first low power design competition] + FR5969 internal RTC test
[i=s]This post was last edited by IC Crawler on 2014-12-24 13:52[/i] [b][size=3]This experiment uses registers to read and write the internal RTC clock of MSP430FR5969, and displays the time on NOKIA1...
IC爬虫 Microcontroller MCU
[AN-729 Application Note] AD5254 Quad 256-Position I2C Compatible Nonvolatile Memory Digital Potentiometer Evaluation Kit
Using the AD5254 Evaluation Kit 1. In the Digital POT CD browser, click on the “Install So ware” link. 2. A dual SO-8 op amp (e.g. AD822B) and an SC70 2.5 V reference (e.g. ADR03) are provided on the ...
EEWORLD社区 ADI Reference Circuit
How to get the Windows Mobile software startup path?
As the title....
yutm Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 323  2354  1205  468  781  7  48  25  10  16 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号