EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8161E36BGD-250V

Description
1M x 18, 512K x 36, 512K x 36 18Mb Sync Burst SRAMs
Categorystorage    storage   
File Size768KB,35 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance
Download Datasheet Parametric View All

GS8161E36BGD-250V Overview

1M x 18, 512K x 36, 512K x 36 18Mb Sync Burst SRAMs

GS8161E36BGD-250V Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerGSI Technology
Parts packaging codeBGA
package instructionLBGA,
Contacts165
Reach Compliance Codecompli
ECCN code3A991.B.2.B
Maximum access time5.5 ns
Other featuresFLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES WITH 2.5V SUPPLY
JESD-30 codeR-PBGA-B165
JESD-609 codee1
length15 mm
memory density18874368 bi
Memory IC TypeCACHE SRAM
memory width36
Humidity sensitivity level3
Number of functions1
Number of terminals165
word count524288 words
character code512000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize512KX36
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height1.4 mm
Maximum supply voltage (Vsup)2 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Silver/Copper (Sn/Ag/Cu)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width13 mm
Preliminary
GS8161ExxB(T/D)-xxxV
100-Pin TQFP & 165-Bump BGA
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Dual Cycle Deselect (DCD) operation
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 1.8 V or 2.5 V core power supply
• 1.8 V or 2.5 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP and 165 BGA packages
• RoHS-compliant 100-lead TQFP and 165 BGA packages
available
1M x 18, 512K x 36, 512K x 36
18Mb Sync Burst SRAMs
250 MHz–150 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
ADV. The burst address counter may be configured to count in
either linear or interleave order with the Linear Burst Order (LBO)
input. The Burst function need not be used. New addresses can be
loaded on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by the
user via the FT mode pin (Pin 14). Holding the FT mode pin low
places the RAM in Flow Through mode, causing output data to
bypass the Data Output Register. Holding FT high places the
RAM in Pipeline mode, activating the rising-edge-triggered Data
Output Register.
DCD Pipelined Reads
The
GS8161ExxB(T/D)-xxxV
is a DCD (Dual Cycle Deselect)
pipelined synchronous SRAM. SCD (Single Cycle Deselect)
versions are also available. DCD SRAMs pipeline disable
commands to the same degree as read commands. DCD RAMs
hold the deselect command for one full cycle and then begin
turning off their outputs just after the second rising edge of clock.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write control
inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion (High)
of the ZZ signal, or by stopping the clock (CK). Memory data is
retained during Sleep mode.
Core and Interface Voltages
The
GS8161ExxB(T/D)-xxxV
operates on a 1.8 V or 2.5 V power
supply. All inputs are 1.8 V or 2.5 V compatible. Separate output
power (V
DDQ
) pins are used to decouple output noise from the
internal circuits and are 1..8 V or 2.5 V compatible.
-250
-200
3.0
5.0
230
270
6.5
6.5
185
205
Functional Description
Applications
The
GS8161ExxB(T/D)-xxxV
is a 18,874,368-bit high
performance synchronous SRAM with a 2-bit burst address
counter. Although of a type originally developed for Level 2
Cache applications supporting high performance CPUs, the device
now finds application in synchronous SRAM applications, ranging
from DSP main store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV) and write control inputs (Bx, BW,
GW) are synchronous and are controlled by a positive-edge-
triggered clock input (CK). Output enable (G) and power down
control (ZZ) are asynchronous inputs. Burst cycles can be initiated
with either ADSP or ADSC inputs. In Burst mode, subsequent
burst addresses are generated internally and are controlled by
Parameter Synopsis
-150
3.8
6.7
185
210
7.5
7.5
170
190
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Pipeline
3-1-1-1
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
3.0
4.0
280
330
5.5
5.5
210
240
Flow Through
2-1-1-1
Rev: 1.01a 6/2006
1/35
© 2004, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Moderator Chip Coin Reward Announcement in February 2014
[align=left][font=微软雅黑][size=4]According to the EEWORLD moderator rules and moderator operation manual[/size][/font][/align][align=left][url=https://bbs.eeworld.com.cn/thread-370268-1-1.html][font=微软雅...
EEWORLD社区 Suggestions & Announcements
Player made by Lm4f120 launchpad
I made an expansion board before, see here [url]https://bbs.eeworld.com.cn/thread-361619-1-1.html[/url] [url]https://bbs.eeworld.com.cn/thread-362358-1-1.html[/url] Recently, I adjusted sd, font libra...
shower.xu Microcontroller MCU
After watching it, I felt like I suddenly understood everything~ Here is the complete series of teacher Maychang’s interesting videos on the history of electronic technology!
[font=微软雅黑][size=3]The History of Boiling Technology~It is as humorous and spicy as a storyteller, rigorous, wise and interesting, and it brings together technology, humanities, historical events, and...
EE大学堂 Training Edition
In the job hunting season for fresh graduates, which is more important, academic qualifications or experience?
Official statistics released by the Ministry of Education show that the total number of college graduates in 2015 will reach about 7.49 million, and the task of employment and entrepreneurship is very...
模拟IC Talking about work
Date Spring - Catch the Tail of Spring
[i=s]This post was last edited by azhiking on 2020-5-9 22:29[/i]There are large areas of poppies inside, which have not yet bloomed.The poppy is in bloom. It was too hot, so I just took a photo. The a...
azhiking Talking
Chengdu Blackfin Development Network
A professional development website based on ADI Blackfin platform, project cooperation, resource sharing, data burning www.cdblackfin.com QQ: 402982 MSN: bobworld@163.com...
123654 Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2774  1999  1360  13  1709  56  41  28  1  35 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号