EEWORLDEEWORLDEEWORLD

Part Number

Search

530MA143M000DGR

Description
LVPECL Output Clock Oscillator, 143MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530MA143M000DGR Overview

LVPECL Output Clock Oscillator, 143MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530MA143M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Is SamacsysN
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency143 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Step-by-step cycle relay for making dimming desk lamp in living room
[i=s]This post was last edited by jameswangsynnex on 2015-3-3 19:58[/i]A novel dimming desk lamp controller, which changes the incandescent lamp in a step-by-step cycle of "strong light-medium light, ...
探路者 Energy Infrastructure?
Multi-channel data acquisition system based on CS5321 and CS5322
Multi-channel data acquisition system based on CS5321 and CS5322 Introduction∑-△ A /D conversion technology has been widely used in data acquisition systems due to its high resolution and large dynami...
feifei Test/Measurement
Novice asks for advice: I want to use TAIFG to count PWM, but the interrupt cannot be entered
Code: #include "msp430x54x.h" unsigned int count; void main(void) {WDTCTL = WDTPW + WDTHOLD;// Stop WDTP2DIR |= BIT2;// P2.2outputP2SEL |= BIT2;// P2.2options selectTA1CCR0 = 512-1;// PWM PeriodTA1CCT...
古战场的松柏 Microcontroller MCU
In a Class D amplifier, the output waveforms of the three stages are modulator, Class D amplifier, and low-pass filter.
In a Class D amplifier, what are the output waveforms of the three stages of modulator, Class D amplifier, and low-pass filter?...
QWE4562009 Medical Electronics
AD issues related to STM32
In a recent project, I will use STM32's four-channel AD acquisition voltage of 0 to 5V. Due to the industrial environment, all IOs of STM32 are isolated by optocouplers. Will AD directly use STM32's A...
908508455a stm32/stm8
Journey to the West: Ten Outstanding Young People
1. Sun Wukong is an outstanding representative of the first batch of pilots in Chinese history. After long-term hard training, Sun Wukong finally mastered the flying skills that have never been seen b...
张无忌1987 Talking

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2331  87  358  1909  2909  47  2  8  39  59 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号