EEWORLDEEWORLDEEWORLD

Part Number

Search

89H32T8G2ZCBLG

Description
PCI Interface IC PCIE GEN2 SWITCH
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size239KB,39 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric Compare View All

89H32T8G2ZCBLG Online Shopping

Suppliers Part Number Price MOQ In stock  
89H32T8G2ZCBLG - - View Buy Now

89H32T8G2ZCBLG Overview

PCI Interface IC PCIE GEN2 SWITCH

89H32T8G2ZCBLG Parametric

Parameter NameAttribute value
Brand NameIntegrated Device Technology
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerIDT (Integrated Device Technology)
Parts packaging codeFCBGA
package instructionFCBGA-484
Contacts484
Manufacturer packaging codeBLG484
Reach Compliance Codecompliant
ECCN codeEAR99
Samacsys DescriptionFLIP CHIP BGA 23 X 23MM 1.0 MM PITCH
Other featuresOPERATES AT 125 MHZ CLOCK FREQUENCY
Bus compatibilityI2C; ISA; VGA; SMBUS
maximum clock frequency100 MHz
Maximum data transfer rate32 MBps
Drive interface standardsIEEE 1149.6AC; IEEE 1149.1
JESD-30 codeS-PBGA-B484
JESD-609 codee1
length23 mm
Humidity sensitivity level4
Number of terminals484
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA484,22X22,40
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)245
power supply1 V
Certification statusNot Qualified
Maximum seat height3.32 mm
Maximum slew rate5000 mA
Maximum supply voltage1.1 V
Minimum supply voltage0.9 V
Nominal supply voltage1 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Silver/Copper (Sn/Ag/Cu)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width23 mm
uPs/uCs/peripheral integrated circuit typeBUS CONTROLLER, PCI
32-Lane 8-Port PCIe® Gen2
I/O Expansion Switch
®
89HPES32T8G2
Data Sheet
Device Overview
The 89HPES32T8G2 is a member of the IDT PRECISE™ family of
PCI Express® switching solutions. The PES32T8G2 is a 32-lane, 8-port
switch optimized for PCI Express Gen2 packet switching in high-perfor-
mance applications. Target applications include servers, storage,
communications, embedded systems, and multi-host or intelligent I/O
based systems with inter-domain communication.
• Drive strength
Initialization / Configuration
Features
High Performance Non-Blocking Switch Architecture
32-lane 8-port PCIe switch
• Four x8 switch ports each of which can bifurcate to two x4
ports (total of eight x4 ports)
Integrated SerDes supports 5.0 GT/s Gen2 and 2.5 GT/s
Gen1 operation
Delivers up to 32 GBps (256 Gbps) of switching capacity
Supports 128 Bytes to 2 KB maximum payload size
Low latency cut-through architecture
Supports one virtual channel and eight traffic classes
Standards and Compatibility
PCI Express Base Specification 2.0 compliant
Implements the following optional PCI Express features
• Advanced Error Reporting (AER) on all ports
• End-to-End CRC (ECRC)
• Access Control Services (ACS)
• Power Budgeting Enhanced Capability
• Device Serial Number Enhanced Capability
• Sub-System ID and Sub-System Vendor ID Capability
• Internal Error Reporting ECN
• Multicast ECN
• VGA and ISA enable
• L0s and L1 ASPM
• ARI ECN
Port Configurability
x4 and x8 ports
• Ability to merge adjacent x4 ports to create a x8 port
Automatic per port link width negotiation
(x8
x4
x2
x1)
Crosslink support
Automatic lane reversal
Autonomous and software managed link width and speed
control
Per lane SerDes configuration
• De-emphasis
• Receive equalization
Supports Root (BIOS, OS, or driver), Serial EEPROM, or
SMBus switch initialization
Common switch configurations are supported with pin strap-
ping (no external components)
Supports in-system Serial EEPROM initialization/program-
ming
Quality of Service (QoS)
Port arbitration
• Round robin
Request metering
• IDT proprietary feature that balances bandwidth among
switch ports for maximum system throughput
High performance switch core architecture
• Combined Input Output Queued (CIOQ) switch architecture
with large buffers
Multicast
Compliant to the PCI-SIG multicast ECN
Supports arbitrary multicasting of Posted transactions
Supports 64 multicast groups
Multicast overlay mechanism support
ECRC regeneration support
Clocking
Supports 100 MHz and 125 MHz reference clock frequencies
Flexible clocking modes
• Common clock
• Non-common clock
Hot-Plug and Hot Swap
Hot-plug controller on all ports
• Hot-plug supported on all downstream switch ports
All ports support hot-plug using low-cost external I
2
C I/O
expanders
Configurable presence detect supports card and cable appli-
cations
GPE output pin for hot-plug event notification
• Enables SCI/SMI generation for legacy operating system
support
Hot-swap capable I/O
Power Management
Supports D0, D3hot and D3 power management states
Active State Power Management (ASPM)
• Supports L0, L0s, L1, L2/L3 Ready and L3 link states
• Configurable L0s and L1 entry timers allow performance/
power-savings tuning
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
1 of 39
2011 Integrated Device Technology, Inc.
November 28, 2011

89H32T8G2ZCBLG Related Products

89H32T8G2ZCBLG 89H32T8G2ZCBLI8 89H32T8G2ZCBL 89H32T8G2ZCBL8 89H32T8G2ZCBLGI8
Description PCI Interface IC PCIE GEN2 SWITCH PCI Interface IC PCIE GEN2 SWITCH PCI Interface IC PCIE GEN2 SWITCH PCI Interface IC PCIE GEN2 SWITCH PCI Interface IC PCIE GEN2 SWITCH
Brand Name Integrated Device Technology Integrated Device Technology Integrated Device Technology Integrated Device Technology Integrated Device Technology
Is it lead-free? Lead free Contains lead Contains lead Contains lead Lead free
Is it Rohs certified? conform to incompatible incompatible incompatible conform to
Maker IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
Parts packaging code FCBGA FCBGA FCBGA FCBGA FCBGA
package instruction FCBGA-484 BGA, FCBGA-484 BGA, BGA,
Contacts 484 484 484 484 484
Manufacturer packaging code BLG484 BL484 BL484 BL484 BLG484
Reach Compliance Code compliant not_compliant not_compliant not_compliant compliant
ECCN code EAR99 EAR99 EAR99 EAR99 EAR99
Other features OPERATES AT 125 MHZ CLOCK FREQUENCY HAVING 125MHZ INPUT REFERENCE CLOCK FREQUENCY. OPERATES AT 125 MHZ CLOCK FREQUENCY HAVING 125MHZ INPUT REFERENCE CLOCK FREQUENCY. HAVING 125MHZ INPUT REFERENCE CLOCK FREQUENCY.
Bus compatibility I2C; ISA; VGA; SMBUS I2C; ISA; SMBUS; VGA I2C; ISA; VGA; SMBUS I2C; ISA; SMBUS; VGA I2C; ISA; SMBUS; VGA
Maximum data transfer rate 32 MBps 32000 MBps 32 MBps 32000 MBps 32000 MBps
JESD-30 code S-PBGA-B484 S-PBGA-B484 S-PBGA-B484 S-PBGA-B484 S-PBGA-B484
JESD-609 code e1 e0 e0 e0 e1
length 23 mm 23 mm 23 mm 23 mm 23 mm
Humidity sensitivity level 4 4 4 4 4
Number of terminals 484 484 484 484 484
Maximum operating temperature 70 °C 85 °C 70 °C 70 °C 85 °C
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code BGA BGA BGA BGA BGA
Package shape SQUARE SQUARE SQUARE SQUARE SQUARE
Package form GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY
Peak Reflow Temperature (Celsius) 245 225 225 225 245
Maximum seat height 3.32 mm 3.32 mm 3.32 mm 3.32 mm 3.32 mm
Maximum supply voltage 1.1 V 1.1 V 1.1 V 1.1 V 1.1 V
Minimum supply voltage 0.9 V 0.9 V 0.9 V 0.9 V 0.9 V
Nominal supply voltage 1 V 1 V 1 V 1 V 1 V
surface mount YES YES YES YES YES
technology CMOS CMOS CMOS CMOS CMOS
Temperature level COMMERCIAL INDUSTRIAL COMMERCIAL COMMERCIAL INDUSTRIAL
Terminal surface Tin/Silver/Copper (Sn/Ag/Cu) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Silver/Copper (Sn/Ag/Cu)
Terminal form BALL BALL BALL BALL BALL
Terminal pitch 1 mm 1 mm 1 mm 1 mm 1 mm
Terminal location BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM
Maximum time at peak reflow temperature NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
width 23 mm 23 mm 23 mm 23 mm 23 mm
uPs/uCs/peripheral integrated circuit type BUS CONTROLLER, PCI BUS CONTROLLER, PCI BUS CONTROLLER, PCI BUS CONTROLLER, PCI BUS CONTROLLER, PCI

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 756  2285  958  1508  1776  16  47  20  31  36 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号