EEWORLDEEWORLDEEWORLD

Part Number

Search

74ALVCH16823DL,512

Description
Flip Flops 18-BIT BUS INTERFACE
Categorylogic    logic   
File Size207KB,18 Pages
ManufacturerNXP
Websitehttps://www.nxp.com
Environmental Compliance
Download Datasheet Parametric Compare View All

74ALVCH16823DL,512 Overview

Flip Flops 18-BIT BUS INTERFACE

74ALVCH16823DL,512 Parametric

Parameter NameAttribute value
Brand NameNXP Semiconductor
Is it Rohs certified?conform to
MakerNXP
Parts packaging codeSSOP
package instructionSSOP, SSOP56,.4
Contacts56
Manufacturer packaging codeSOT371-1
Reach Compliance Codecompliant
Other featuresWITH CLEAR AND CLOCK ENABLE
seriesALVC/VCX/A
JESD-30 codeR-PDSO-G56
JESD-609 codee4
length18.425 mm
Load capacitance (CL)50 pF
Logic integrated circuit typeBUS DRIVER
Maximum Frequency@Nom-Sup200000000 Hz
MaximumI(ol)0.024 A
Humidity sensitivity level2
Number of digits9
Number of functions2
Number of ports2
Number of terminals56
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Output characteristics3-STATE
Output polarityTRUE
Package body materialPLASTIC/EPOXY
encapsulated codeSSOP
Encapsulate equivalent codeSSOP56,.4
Package shapeRECTANGULAR
Package formSMALL OUTLINE, SHRINK PITCH
Peak Reflow Temperature (Celsius)260
power supply3.3 V
propagation delay (tpd)7.5 ns
Certification statusNot Qualified
Maximum seat height2.8 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)1.2 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceNICKEL PALLADIUM GOLD
Terminal formGULL WING
Terminal pitch0.635 mm
Terminal locationDUAL
Maximum time at peak reflow temperature30
Trigger typePOSITIVE EDGE
width7.5 mm
74ALVCH16823
Rev. 3 — 1 February 2018
18-bit bus-interface D-type flip-flop with reset and enable;
3-state
Product data sheet
1
General description
The 74ALVCH16823 is a 18-bit edge-triggered flip-flop featuring separate D-type inputs
for each flip-flop and 3-state outputs for bus oriented applications. Incorporates bushold
data inputs which eliminate the need for external pull-up resistors to hold unused inputs.
The 74ALVCH16823 consists of two sections of nine edge-triggered flip-flops. A clock
(nCP) input, an output-enable (nOE) input, a master reset (nMR) input and a clock-
enable (nCE) input are provided for each total 9-bit section.
With the clock-enable (nCE) input LOW, the D-type flip-flops will store the state of
their individual nDn-inputs that meet the set-up and hold time requirements on the
LOW-to-HIGH nCP transition. Taking nCE HIGH disables the clock buffer, thus latching
the outputs. Taking the master reset (nMR) input LOW causes all the nQn outputs to go
LOW independently of the clock.
When nOE is LOW, the contents of the flip-flops are available at the outputs. When the
nOE is HIGH, the outputs go to the high impedance OFF-state. Operation of the nOE
input does not affect the state of flip-flops.
Active bus hold circuitry is provided to hold unused or floating data inputs at a valid logic
level.
2
Features and benefits
Wide supply voltage range from 1.2 V to 3.6 V
CMOS low-power consumption
Direct interface with TTL levels
Current drive ± 24 mA at 3.0 V
MULTIBYTE flow-through standard pin-out architecture
Low inductance multiple V
CC
and GND pins for minimum noise and ground bounce
Output drive capability 50 Ω transmission lines at 85°C
All data inputs have bushold
Complies with JEDEC standard no. 8-1A
Complies with JEDEC standards:
JESD8-5 (2.3 V to 2.7 V)
JESD8B/JESD36 (2.7 V to 3.6 V)
ESD protection:
HBM ANSI/ESDA/JEDEC JS-001 exceeds 2000 V
CDM JESD22-C101E exceeds 1000 V

74ALVCH16823DL,512 Related Products

74ALVCH16823DL,512 74ALVCH16823DGG:11 74ALVCH16823DGGY 74ALVCH16823DGG,11
Description Flip Flops 18-BIT BUS INTERFACE Flip Flops 18-BIT BUS INTERFACE Flip Flops 18-Bit Bus-Interface D-Type, Flip-Flop Flip Flops 18-BIT BUS INTERFACE
Brand Name NXP Semiconductor - NXP Semiconductor NXP Semiconductor
Maker NXP - NXP NXP
Parts packaging code SSOP - TSSOP TSSOP
package instruction SSOP, SSOP56,.4 - PLASTIC, SOT-364, TSSOP2-56 TSSOP, TSSOP56,.3,20
Contacts 56 - 56 56
Manufacturer packaging code SOT371-1 - SOT364-1 SOT364-1
Reach Compliance Code compliant - unknown compliant
ST Motor_by yang_alex
[url=home.php?mod=space&uid=415744]@yang_alex[/url] [Evaluation of Motor Kit P-NUCLEO-IHM] -1. System composition and hardware analysis [url]https://bbs.eeworld.com.cn/thread-648728-1-1.html[/url] [Ev...
okhxyyo stm32/stm8
Rubber tube with bidirectional reversible length measuring device
Rubber tube with bidirectional reversible length measuring device...
yjtyjt 51mcu
Help, everyone~~Cannot detect CPU
Hey guys, I burned a program into 2440 yesterday, and then the display screen was white, and the LED was not on. I suspect that the original Bootloader was overwritten. I can use the SJF burning tool ...
zhaohuijun0227 ARM Technology
Come in and tell us how long you slept after the game.
[i=s]This post was last edited by paulhyde on 2014-9-15 03:53[/i] I slept for eight hours...
407957119 Electronics Design Contest
I also have two words to say
After reading everyone's recruitment information, I found that they are all high-end talent demand information. Of course, there are many experts in the forum, but would experts look for jobs like thi...
heningbo Talking about work
RCD absorption circuit
RCD absorption circuit...
安_然 Analog electronics

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1774  29  736  886  1116  36  1  15  18  23 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号